arm: dts: rockchip: rk3288: bulk convert gpios to their constant counterparts

Bulk convert rk3288 DT gpios to their constant counterparts.

Partial Linux sync for the rk3288.dtsi file.

ARM: dts: rockchip: bulk convert gpios to their constant counterparts
https://lore.kernel.org/all/20190402121852.14442-1-heiko@sntech.de/

sed -i -f script.sed rk3288.dtsi

================================

/rockchip,pins *=/bcheck
b # to end of script
:append-next-line
N
:check
/^[^;]*$/bappend-next-line
s/<RK_GPIO\([0-9]\) /<\1 /g
s/<\([^ ][^ ]*  *\)0 /<\1RK_PA0 /g
s/<\([^ ][^ ]*  *\)1 /<\1RK_PA1 /g
s/<\([^ ][^ ]*  *\)2 /<\1RK_PA2 /g
s/<\([^ ][^ ]*  *\)3 /<\1RK_PA3 /g
s/<\([^ ][^ ]*  *\)4 /<\1RK_PA4 /g
s/<\([^ ][^ ]*  *\)5 /<\1RK_PA5 /g
s/<\([^ ][^ ]*  *\)6 /<\1RK_PA6 /g
s/<\([^ ][^ ]*  *\)7 /<\1RK_PA7 /g
s/<\([^ ][^ ]*  *\)8 /<\1RK_PB0 /g
s/<\([^ ][^ ]*  *\)9 /<\1RK_PB1 /g
s/<\([^ ][^ ]*  *\)10 /<\1RK_PB2 /g
s/<\([^ ][^ ]*  *\)11 /<\1RK_PB3 /g
s/<\([^ ][^ ]*  *\)12 /<\1RK_PB4 /g
s/<\([^ ][^ ]*  *\)13 /<\1RK_PB5 /g
s/<\([^ ][^ ]*  *\)14 /<\1RK_PB6 /g
s/<\([^ ][^ ]*  *\)15 /<\1RK_PB7 /g
s/<\([^ ][^ ]*  *\)16 /<\1RK_PC0 /g
s/<\([^ ][^ ]*  *\)17 /<\1RK_PC1 /g
s/<\([^ ][^ ]*  *\)18 /<\1RK_PC2 /g
s/<\([^ ][^ ]*  *\)19 /<\1RK_PC3 /g
s/<\([^ ][^ ]*  *\)20 /<\1RK_PC4 /g
s/<\([^ ][^ ]*  *\)21 /<\1RK_PC5 /g
s/<\([^ ][^ ]*  *\)22 /<\1RK_PC6 /g
s/<\([^ ][^ ]*  *\)23 /<\1RK_PC7 /g
s/<\([^ ][^ ]*  *\)24 /<\1RK_PD0 /g
s/<\([^ ][^ ]*  *\)25 /<\1RK_PD1 /g
s/<\([^ ][^ ]*  *\)26 /<\1RK_PD2 /g
s/<\([^ ][^ ]*  *\)27 /<\1RK_PD3 /g
s/<\([^ ][^ ]*  *\)28 /<\1RK_PD4 /g
s/<\([^ ][^ ]*  *\)29 /<\1RK_PD5 /g
s/<\([^ ][^ ]*  *\)30 /<\1RK_PD6 /g
s/<\([^ ][^ ]*  *\)31 /<\1RK_PD7 /g
s/<\([^ ][^ ]*  *[^ ][^ ]*  *\)0 /<\1RK_FUNC_GPIO /g
s/<\([^ ][^ ]*  *[^ ][^ ]*  *\)RK_FUNC_\([1-9]\) /<\1\2 /g

Signed-off-by: Johan Jonker <jbx6244@gmail.com>
Reviewed-by: Kever Yang <kever.yang@rock-chips.com>
This commit is contained in:
Johan Jonker 2022-05-02 10:58:27 +02:00 committed by Kever Yang
parent 196e0c6223
commit 170447466c

View File

@ -1072,411 +1072,411 @@
sleep { sleep {
global_pwroff: global-pwroff { global_pwroff: global-pwroff {
rockchip,pins = <0 0 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <0 RK_PA0 1 &pcfg_pull_none>;
}; };
ddrio_pwroff: ddrio-pwroff { ddrio_pwroff: ddrio-pwroff {
rockchip,pins = <0 1 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>;
}; };
ddr0_retention: ddr0-retention { ddr0_retention: ddr0-retention {
rockchip,pins = <0 2 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <0 RK_PA2 1 &pcfg_pull_up>;
}; };
ddr1_retention: ddr1-retention { ddr1_retention: ddr1-retention {
rockchip,pins = <0 3 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <0 RK_PA3 1 &pcfg_pull_up>;
}; };
}; };
i2c0 { i2c0 {
i2c0_xfer: i2c0-xfer { i2c0_xfer: i2c0-xfer {
rockchip,pins = <0 15 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <0 RK_PB7 1 &pcfg_pull_none>,
<0 16 RK_FUNC_1 &pcfg_pull_none>; <0 RK_PC0 1 &pcfg_pull_none>;
}; };
}; };
i2c1 { i2c1 {
i2c1_xfer: i2c1-xfer { i2c1_xfer: i2c1-xfer {
rockchip,pins = <8 4 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <8 RK_PA4 1 &pcfg_pull_none>,
<8 5 RK_FUNC_1 &pcfg_pull_none>; <8 RK_PA5 1 &pcfg_pull_none>;
}; };
}; };
i2c2 { i2c2 {
i2c2_xfer: i2c2-xfer { i2c2_xfer: i2c2-xfer {
rockchip,pins = <6 9 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <6 RK_PB1 1 &pcfg_pull_none>,
<6 10 RK_FUNC_1 &pcfg_pull_none>; <6 RK_PB2 1 &pcfg_pull_none>;
}; };
}; };
i2c3 { i2c3 {
i2c3_xfer: i2c3-xfer { i2c3_xfer: i2c3-xfer {
rockchip,pins = <2 16 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <2 RK_PC0 1 &pcfg_pull_none>,
<2 17 RK_FUNC_1 &pcfg_pull_none>; <2 RK_PC1 1 &pcfg_pull_none>;
}; };
}; };
i2c4 { i2c4 {
i2c4_xfer: i2c4-xfer { i2c4_xfer: i2c4-xfer {
rockchip,pins = <7 17 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <7 RK_PC1 1 &pcfg_pull_none>,
<7 18 RK_FUNC_1 &pcfg_pull_none>; <7 RK_PC2 1 &pcfg_pull_none>;
}; };
}; };
i2c5 { i2c5 {
i2c5_xfer: i2c5-xfer { i2c5_xfer: i2c5-xfer {
rockchip,pins = <7 19 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <7 RK_PC3 1 &pcfg_pull_none>,
<7 20 RK_FUNC_1 &pcfg_pull_none>; <7 RK_PC4 1 &pcfg_pull_none>;
}; };
}; };
i2s0 { i2s0 {
i2s0_bus: i2s0-bus { i2s0_bus: i2s0-bus {
rockchip,pins = <6 0 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <6 RK_PA0 1 &pcfg_pull_none>,
<6 1 RK_FUNC_1 &pcfg_pull_none>, <6 RK_PA1 1 &pcfg_pull_none>,
<6 2 RK_FUNC_1 &pcfg_pull_none>, <6 RK_PA2 1 &pcfg_pull_none>,
<6 3 RK_FUNC_1 &pcfg_pull_none>, <6 RK_PA3 1 &pcfg_pull_none>,
<6 4 RK_FUNC_1 &pcfg_pull_none>, <6 RK_PA4 1 &pcfg_pull_none>,
<6 8 RK_FUNC_1 &pcfg_pull_none>; <6 RK_PB0 1 &pcfg_pull_none>;
}; };
}; };
lcdc0 { lcdc0 {
lcdc0_ctl: lcdc0-ctl { lcdc0_ctl: lcdc0-ctl {
rockchip,pins = <1 24 RK_FUNC_1 &pcfg_pull_none>, rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>,
<1 25 RK_FUNC_1 &pcfg_pull_none>, <1 RK_PD1 1 &pcfg_pull_none>,
<1 26 RK_FUNC_1 &pcfg_pull_none>, <1 RK_PD2 1 &pcfg_pull_none>,
<1 27 RK_FUNC_1 &pcfg_pull_none>; <1 RK_PD3 1 &pcfg_pull_none>;
}; };
}; };
sdmmc { sdmmc {
sdmmc_clk: sdmmc-clk { sdmmc_clk: sdmmc-clk {
rockchip,pins = <6 20 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <6 RK_PC4 1 &pcfg_pull_none>;
}; };
sdmmc_cmd: sdmmc-cmd { sdmmc_cmd: sdmmc-cmd {
rockchip,pins = <6 21 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <6 RK_PC5 1 &pcfg_pull_up>;
}; };
sdmmc_cd: sdmcc-cd { sdmmc_cd: sdmcc-cd {
rockchip,pins = <6 22 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <6 RK_PC6 1 &pcfg_pull_up>;
}; };
sdmmc_bus1: sdmmc-bus1 { sdmmc_bus1: sdmmc-bus1 {
rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <6 RK_PC0 1 &pcfg_pull_up>;
}; };
sdmmc_bus4: sdmmc-bus4 { sdmmc_bus4: sdmmc-bus4 {
rockchip,pins = <6 16 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <6 RK_PC0 1 &pcfg_pull_up>,
<6 17 RK_FUNC_1 &pcfg_pull_up>, <6 RK_PC1 1 &pcfg_pull_up>,
<6 18 RK_FUNC_1 &pcfg_pull_up>, <6 RK_PC2 1 &pcfg_pull_up>,
<6 19 RK_FUNC_1 &pcfg_pull_up>; <6 RK_PC3 1 &pcfg_pull_up>;
}; };
}; };
sdio0 { sdio0 {
sdio0_bus1: sdio0-bus1 { sdio0_bus1: sdio0-bus1 {
rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PC4 1 &pcfg_pull_up>;
}; };
sdio0_bus4: sdio0-bus4 { sdio0_bus4: sdio0-bus4 {
rockchip,pins = <4 20 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <4 RK_PC4 1 &pcfg_pull_up>,
<4 21 RK_FUNC_1 &pcfg_pull_up>, <4 RK_PC5 1 &pcfg_pull_up>,
<4 22 RK_FUNC_1 &pcfg_pull_up>, <4 RK_PC6 1 &pcfg_pull_up>,
<4 23 RK_FUNC_1 &pcfg_pull_up>; <4 RK_PC7 1 &pcfg_pull_up>;
}; };
sdio0_cmd: sdio0-cmd { sdio0_cmd: sdio0-cmd {
rockchip,pins = <4 24 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD0 1 &pcfg_pull_up>;
}; };
sdio0_clk: sdio0-clk { sdio0_clk: sdio0-clk {
rockchip,pins = <4 25 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <4 RK_PD1 1 &pcfg_pull_none>;
}; };
sdio0_cd: sdio0-cd { sdio0_cd: sdio0-cd {
rockchip,pins = <4 26 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD2 1 &pcfg_pull_up>;
}; };
sdio0_wp: sdio0-wp { sdio0_wp: sdio0-wp {
rockchip,pins = <4 27 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD3 1 &pcfg_pull_up>;
}; };
sdio0_pwr: sdio0-pwr { sdio0_pwr: sdio0-pwr {
rockchip,pins = <4 28 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD4 1 &pcfg_pull_up>;
}; };
sdio0_bkpwr: sdio0-bkpwr { sdio0_bkpwr: sdio0-bkpwr {
rockchip,pins = <4 29 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD5 1 &pcfg_pull_up>;
}; };
sdio0_int: sdio0-int { sdio0_int: sdio0-int {
rockchip,pins = <4 30 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <4 RK_PD6 1 &pcfg_pull_up>;
}; };
}; };
sdio1 { sdio1 {
sdio1_bus1: sdio1-bus1 { sdio1_bus1: sdio1-bus1 {
rockchip,pins = <3 24 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <3 RK_PD0 4 &pcfg_pull_up>;
}; };
sdio1_bus4: sdio1-bus4 { sdio1_bus4: sdio1-bus4 {
rockchip,pins = <3 24 RK_FUNC_4 &pcfg_pull_up>, rockchip,pins = <3 RK_PD0 4 &pcfg_pull_up>,
<3 25 RK_FUNC_4 &pcfg_pull_up>, <3 RK_PD1 4 &pcfg_pull_up>,
<3 26 RK_FUNC_4 &pcfg_pull_up>, <3 RK_PD2 4 &pcfg_pull_up>,
<3 27 RK_FUNC_4 &pcfg_pull_up>; <3 RK_PD3 4 &pcfg_pull_up>;
}; };
sdio1_cd: sdio1-cd { sdio1_cd: sdio1-cd {
rockchip,pins = <3 28 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <3 RK_PD4 4 &pcfg_pull_up>;
}; };
sdio1_wp: sdio1-wp { sdio1_wp: sdio1-wp {
rockchip,pins = <3 29 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <3 RK_PD5 4 &pcfg_pull_up>;
}; };
sdio1_bkpwr: sdio1-bkpwr { sdio1_bkpwr: sdio1-bkpwr {
rockchip,pins = <3 30 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <3 RK_PD6 4 &pcfg_pull_up>;
}; };
sdio1_int: sdio1-int { sdio1_int: sdio1-int {
rockchip,pins = <3 31 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <3 RK_PD7 4 &pcfg_pull_up>;
}; };
sdio1_cmd: sdio1-cmd { sdio1_cmd: sdio1-cmd {
rockchip,pins = <4 6 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <4 RK_PA6 4 &pcfg_pull_up>;
}; };
sdio1_clk: sdio1-clk { sdio1_clk: sdio1-clk {
rockchip,pins = <4 7 RK_FUNC_4 &pcfg_pull_none>; rockchip,pins = <4 RK_PA7 4 &pcfg_pull_none>;
}; };
sdio1_pwr: sdio1-pwr { sdio1_pwr: sdio1-pwr {
rockchip,pins = <4 9 RK_FUNC_4 &pcfg_pull_up>; rockchip,pins = <4 RK_PB1 4 &pcfg_pull_up>;
}; };
}; };
emmc { emmc {
emmc_clk: emmc-clk { emmc_clk: emmc-clk {
rockchip,pins = <3 18 RK_FUNC_2 &pcfg_pull_none>; rockchip,pins = <3 RK_PC2 2 &pcfg_pull_none>;
}; };
emmc_cmd: emmc-cmd { emmc_cmd: emmc-cmd {
rockchip,pins = <3 16 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <3 RK_PC0 2 &pcfg_pull_up>;
}; };
emmc_pwr: emmc-pwr { emmc_pwr: emmc-pwr {
rockchip,pins = <3 9 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <3 RK_PB1 2 &pcfg_pull_up>;
}; };
emmc_bus1: emmc-bus1 { emmc_bus1: emmc-bus1 {
rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>;
}; };
emmc_bus4: emmc-bus4 { emmc_bus4: emmc-bus4 {
rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>, rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>,
<3 1 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA1 2 &pcfg_pull_up>,
<3 2 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA2 2 &pcfg_pull_up>,
<3 3 RK_FUNC_2 &pcfg_pull_up>; <3 RK_PA3 2 &pcfg_pull_up>;
}; };
emmc_bus8: emmc-bus8 { emmc_bus8: emmc-bus8 {
rockchip,pins = <3 0 RK_FUNC_2 &pcfg_pull_up>, rockchip,pins = <3 RK_PA0 2 &pcfg_pull_up>,
<3 1 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA1 2 &pcfg_pull_up>,
<3 2 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA2 2 &pcfg_pull_up>,
<3 3 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA3 2 &pcfg_pull_up>,
<3 4 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA4 2 &pcfg_pull_up>,
<3 5 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA5 2 &pcfg_pull_up>,
<3 6 RK_FUNC_2 &pcfg_pull_up>, <3 RK_PA6 2 &pcfg_pull_up>,
<3 7 RK_FUNC_2 &pcfg_pull_up>; <3 RK_PA7 2 &pcfg_pull_up>;
}; };
}; };
spi0 { spi0 {
spi0_clk: spi0-clk { spi0_clk: spi0-clk {
rockchip,pins = <5 12 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <5 RK_PB4 1 &pcfg_pull_up>;
}; };
spi0_cs0: spi0-cs0 { spi0_cs0: spi0-cs0 {
rockchip,pins = <5 13 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <5 RK_PB5 1 &pcfg_pull_up>;
}; };
spi0_tx: spi0-tx { spi0_tx: spi0-tx {
rockchip,pins = <5 14 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <5 RK_PB6 1 &pcfg_pull_up>;
}; };
spi0_rx: spi0-rx { spi0_rx: spi0-rx {
rockchip,pins = <5 15 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <5 RK_PB7 1 &pcfg_pull_up>;
}; };
spi0_cs1: spi0-cs1 { spi0_cs1: spi0-cs1 {
rockchip,pins = <5 16 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <5 RK_PC0 1 &pcfg_pull_up>;
}; };
}; };
spi1 { spi1 {
spi1_clk: spi1-clk { spi1_clk: spi1-clk {
rockchip,pins = <7 12 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <7 RK_PB4 2 &pcfg_pull_up>;
}; };
spi1_cs0: spi1-cs0 { spi1_cs0: spi1-cs0 {
rockchip,pins = <7 13 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <7 RK_PB5 2 &pcfg_pull_up>;
}; };
spi1_rx: spi1-rx { spi1_rx: spi1-rx {
rockchip,pins = <7 14 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <7 RK_PB6 2 &pcfg_pull_up>;
}; };
spi1_tx: spi1-tx { spi1_tx: spi1-tx {
rockchip,pins = <7 15 RK_FUNC_2 &pcfg_pull_up>; rockchip,pins = <7 RK_PB7 2 &pcfg_pull_up>;
}; };
}; };
spi2 { spi2 {
spi2_cs1: spi2-cs1 { spi2_cs1: spi2-cs1 {
rockchip,pins = <8 3 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <8 RK_PA3 1 &pcfg_pull_up>;
}; };
spi2_clk: spi2-clk { spi2_clk: spi2-clk {
rockchip,pins = <8 6 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <8 RK_PA6 1 &pcfg_pull_up>;
}; };
spi2_cs0: spi2-cs0 { spi2_cs0: spi2-cs0 {
rockchip,pins = <8 7 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <8 RK_PA7 1 &pcfg_pull_up>;
}; };
spi2_rx: spi2-rx { spi2_rx: spi2-rx {
rockchip,pins = <8 8 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <8 RK_PB0 1 &pcfg_pull_up>;
}; };
spi2_tx: spi2-tx { spi2_tx: spi2-tx {
rockchip,pins = <8 9 RK_FUNC_1 &pcfg_pull_up>; rockchip,pins = <8 RK_PB1 1 &pcfg_pull_up>;
}; };
}; };
uart0 { uart0 {
uart0_xfer: uart0-xfer { uart0_xfer: uart0-xfer {
rockchip,pins = <4 16 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <4 RK_PC0 1 &pcfg_pull_up>,
<4 17 RK_FUNC_1 &pcfg_pull_none>; <4 RK_PC1 1 &pcfg_pull_none>;
}; };
uart0_cts: uart0-cts { uart0_cts: uart0-cts {
rockchip,pins = <4 18 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <4 RK_PC2 1 &pcfg_pull_none>;
}; };
uart0_rts: uart0-rts { uart0_rts: uart0-rts {
rockchip,pins = <4 19 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <4 RK_PC3 1 &pcfg_pull_none>;
}; };
}; };
uart1 { uart1 {
uart1_xfer: uart1-xfer { uart1_xfer: uart1-xfer {
rockchip,pins = <5 8 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <5 RK_PB0 1 &pcfg_pull_up>,
<5 9 RK_FUNC_1 &pcfg_pull_none>; <5 RK_PB1 1 &pcfg_pull_none>;
}; };
uart1_cts: uart1-cts { uart1_cts: uart1-cts {
rockchip,pins = <5 10 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <5 RK_PB2 1 &pcfg_pull_none>;
}; };
uart1_rts: uart1-rts { uart1_rts: uart1-rts {
rockchip,pins = <5 11 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <5 RK_PB3 1 &pcfg_pull_none>;
}; };
}; };
uart2 { uart2 {
uart2_xfer: uart2-xfer { uart2_xfer: uart2-xfer {
rockchip,pins = <7 22 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <7 RK_PC6 1 &pcfg_pull_up>,
<7 23 RK_FUNC_1 &pcfg_pull_none>; <7 RK_PC7 1 &pcfg_pull_none>;
}; };
/* no rts / cts for uart2 */ /* no rts / cts for uart2 */
}; };
uart3 { uart3 {
uart3_xfer: uart3-xfer { uart3_xfer: uart3-xfer {
rockchip,pins = <7 7 RK_FUNC_1 &pcfg_pull_up>, rockchip,pins = <7 RK_PA7 1 &pcfg_pull_up>,
<7 8 RK_FUNC_1 &pcfg_pull_none>; <7 RK_PB0 1 &pcfg_pull_none>;
}; };
uart3_cts: uart3-cts { uart3_cts: uart3-cts {
rockchip,pins = <7 9 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <7 RK_PB1 1 &pcfg_pull_none>;
}; };
uart3_rts: uart3-rts { uart3_rts: uart3-rts {
rockchip,pins = <7 10 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <7 RK_PB2 1 &pcfg_pull_none>;
}; };
}; };
uart4 { uart4 {
uart4_xfer: uart4-xfer { uart4_xfer: uart4-xfer {
rockchip,pins = <5 12 3 &pcfg_pull_up>, rockchip,pins = <5 RK_PB4 3 &pcfg_pull_up>,
<5 13 3 &pcfg_pull_none>; <5 RK_PB5 3 &pcfg_pull_none>;
}; };
uart4_cts: uart4-cts { uart4_cts: uart4-cts {
rockchip,pins = <5 14 3 &pcfg_pull_none>; rockchip,pins = <5 RK_PB6 3 &pcfg_pull_none>;
}; };
uart4_rts: uart4-rts { uart4_rts: uart4-rts {
rockchip,pins = <5 15 3 &pcfg_pull_none>; rockchip,pins = <5 RK_PB7 3 &pcfg_pull_none>;
}; };
}; };
tsadc { tsadc {
otp_out: otp-out { otp_out: otp-out {
rockchip,pins = <0 10 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <0 RK_PB2 1 &pcfg_pull_none>;
}; };
}; };
pwm0 { pwm0 {
pwm0_pin: pwm0-pin { pwm0_pin: pwm0-pin {
rockchip,pins = <7 0 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <7 RK_PA0 1 &pcfg_pull_none>;
}; };
}; };
pwm1 { pwm1 {
pwm1_pin: pwm1-pin { pwm1_pin: pwm1-pin {
rockchip,pins = <7 1 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <7 RK_PA1 1 &pcfg_pull_none>;
}; };
}; };
pwm2 { pwm2 {
pwm2_pin: pwm2-pin { pwm2_pin: pwm2-pin {
rockchip,pins = <7 22 RK_FUNC_3 &pcfg_pull_none>; rockchip,pins = <7 RK_PC6 3 &pcfg_pull_none>;
}; };
}; };
pwm3 { pwm3 {
pwm3_pin: pwm3-pin { pwm3_pin: pwm3-pin {
rockchip,pins = <7 23 RK_FUNC_3 &pcfg_pull_none>; rockchip,pins = <7 RK_PC7 3 &pcfg_pull_none>;
}; };
}; };
gmac { gmac {
rgmii_pins: rgmii-pins { rgmii_pins: rgmii-pins {
rockchip,pins = <3 30 3 &pcfg_pull_none>, rockchip,pins = <3 RK_PD6 3 &pcfg_pull_none>,
<3 31 3 &pcfg_pull_none>, <3 RK_PD7 3 &pcfg_pull_none>,
<3 26 3 &pcfg_pull_none>, <3 RK_PD2 3 &pcfg_pull_none>,
<3 27 3 &pcfg_pull_none>, <3 RK_PD3 3 &pcfg_pull_none>,
<3 28 3 &pcfg_pull_none_12ma>, <3 RK_PD4 3 &pcfg_pull_none_12ma>,
<3 29 3 &pcfg_pull_none_12ma>, <3 RK_PD5 3 &pcfg_pull_none_12ma>,
<3 24 3 &pcfg_pull_none_12ma>, <3 RK_PD0 3 &pcfg_pull_none_12ma>,
<3 25 3 &pcfg_pull_none_12ma>, <3 RK_PD1 3 &pcfg_pull_none_12ma>,
<4 0 3 &pcfg_pull_none>, <4 RK_PA0 3 &pcfg_pull_none>,
<4 5 3 &pcfg_pull_none>, <4 RK_PA5 3 &pcfg_pull_none>,
<4 6 3 &pcfg_pull_none>, <4 RK_PA6 3 &pcfg_pull_none>,
<4 9 3 &pcfg_pull_none_12ma>, <4 RK_PB1 3 &pcfg_pull_none_12ma>,
<4 4 3 &pcfg_pull_none_12ma>, <4 RK_PA4 3 &pcfg_pull_none_12ma>,
<4 1 3 &pcfg_pull_none>, <4 RK_PA1 3 &pcfg_pull_none>,
<4 3 3 &pcfg_pull_none>; <4 RK_PA3 3 &pcfg_pull_none>;
}; };
rmii_pins: rmii-pins { rmii_pins: rmii-pins {
rockchip,pins = <3 30 3 &pcfg_pull_none>, rockchip,pins = <3 RK_PD6 3 &pcfg_pull_none>,
<3 31 3 &pcfg_pull_none>, <3 RK_PD7 3 &pcfg_pull_none>,
<3 28 3 &pcfg_pull_none>, <3 RK_PD4 3 &pcfg_pull_none>,
<3 29 3 &pcfg_pull_none>, <3 RK_PD5 3 &pcfg_pull_none>,
<4 0 3 &pcfg_pull_none>, <4 RK_PA0 3 &pcfg_pull_none>,
<4 5 3 &pcfg_pull_none>, <4 RK_PA5 3 &pcfg_pull_none>,
<4 4 3 &pcfg_pull_none>, <4 RK_PA4 3 &pcfg_pull_none>,
<4 1 3 &pcfg_pull_none>, <4 RK_PA1 3 &pcfg_pull_none>,
<4 2 3 &pcfg_pull_none>, <4 RK_PA2 3 &pcfg_pull_none>,
<4 3 3 &pcfg_pull_none>; <4 RK_PA3 3 &pcfg_pull_none>;
}; };
}; };
spdif { spdif {
spdif_tx: spdif-tx { spdif_tx: spdif-tx {
rockchip,pins = <RK_GPIO6 11 RK_FUNC_1 &pcfg_pull_none>; rockchip,pins = <6 RK_PB3 1 &pcfg_pull_none>;
}; };
}; };
}; };