mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-11-04 05:50:17 +00:00 
			
		
		
		
	Merge git://git.denx.de/u-boot-mips
This commit is contained in:
		
						commit
						fc04bd84b3
					
				@ -8,9 +8,11 @@ dtb-$(CONFIG_TARGET_BOSTON) += img,boston.dtb
 | 
			
		||||
dtb-$(CONFIG_TARGET_MALTA) += mti,malta.dtb
 | 
			
		||||
dtb-$(CONFIG_TARGET_PIC32MZDASK) += pic32mzda_sk.dtb
 | 
			
		||||
dtb-$(CONFIG_TARGET_XILFPGA) += nexys4ddr.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_COMTREND_AR5315U) += comtrend,ar-5315u.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_COMTREND_AR5387UN) += comtrend,ar-5387un.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_COMTREND_CT5361) += comtrend,ct-5361.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_COMTREND_VR3032U) += comtrend,vr-3032u.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_COMTREND_WAP5813N) += comtrend,wap-5813n.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_HUAWEI_HG556A) += huawei,hg556a.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_NETGEAR_CG3100D) += netgear,cg3100d.dtb
 | 
			
		||||
dtb-$(CONFIG_BOARD_SAGEM_FAST1704) += sagem,f@st1704.dtb
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										157
									
								
								arch/mips/dts/brcm,bcm6318.dtsi
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										157
									
								
								arch/mips/dts/brcm,bcm6318.dtsi
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,157 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <dt-bindings/clock/bcm6318-clock.h>
 | 
			
		||||
#include <dt-bindings/gpio/gpio.h>
 | 
			
		||||
#include <dt-bindings/power-domain/bcm6318-power-domain.h>
 | 
			
		||||
#include <dt-bindings/reset/bcm6318-reset.h>
 | 
			
		||||
#include "skeleton.dtsi"
 | 
			
		||||
 | 
			
		||||
/ {
 | 
			
		||||
	compatible = "brcm,bcm6318";
 | 
			
		||||
 | 
			
		||||
	aliases {
 | 
			
		||||
		spi0 = &spi;
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	cpus {
 | 
			
		||||
		reg = <0x10000000 0x4>;
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <0>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		cpu@0 {
 | 
			
		||||
			compatible = "brcm,bcm6318-cpu", "mips,mips4Kc";
 | 
			
		||||
			device_type = "cpu";
 | 
			
		||||
			reg = <0>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	clocks {
 | 
			
		||||
		compatible = "simple-bus";
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		hsspi_pll: hsspi-pll {
 | 
			
		||||
			compatible = "fixed-clock";
 | 
			
		||||
			#clock-cells = <0>;
 | 
			
		||||
			clock-frequency = <250000000>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		periph_osc: periph-osc {
 | 
			
		||||
			compatible = "fixed-clock";
 | 
			
		||||
			#clock-cells = <0>;
 | 
			
		||||
			clock-frequency = <50000000>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		periph_clk: periph-clk {
 | 
			
		||||
			compatible = "brcm,bcm6345-clk";
 | 
			
		||||
			reg = <0x10000004 0x4>;
 | 
			
		||||
			#clock-cells = <1>;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	ubus {
 | 
			
		||||
		compatible = "simple-bus";
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		periph_rst: reset-controller@10000010 {
 | 
			
		||||
			compatible = "brcm,bcm6345-reset";
 | 
			
		||||
			reg = <0x10000010 0x4>;
 | 
			
		||||
			#reset-cells = <1>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		wdt: watchdog@10000068 {
 | 
			
		||||
			compatible = "brcm,bcm6345-wdt";
 | 
			
		||||
			reg = <0x10000068 0xc>;
 | 
			
		||||
			clocks = <&periph_osc>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		wdt-reboot {
 | 
			
		||||
			compatible = "wdt-reboot";
 | 
			
		||||
			wdt = <&wdt>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		pll_cntl: syscon@10000074 {
 | 
			
		||||
			compatible = "syscon";
 | 
			
		||||
			reg = <0x10000074 0x4>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		syscon-reboot {
 | 
			
		||||
			compatible = "syscon-reboot";
 | 
			
		||||
			regmap = <&pll_cntl>;
 | 
			
		||||
			offset = <0x0>;
 | 
			
		||||
			mask = <0x1>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		gpio1: gpio-controller@10000080 {
 | 
			
		||||
			compatible = "brcm,bcm6345-gpio";
 | 
			
		||||
			reg = <0x10000080 0x4>, <0x10000088 0x4>;
 | 
			
		||||
			gpio-controller;
 | 
			
		||||
			#gpio-cells = <2>;
 | 
			
		||||
			ngpios = <18>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		gpio0: gpio-controller@10000084 {
 | 
			
		||||
			compatible = "brcm,bcm6345-gpio";
 | 
			
		||||
			reg = <0x10000084 0x4>, <0x1000008c 0x4>;
 | 
			
		||||
			gpio-controller;
 | 
			
		||||
			#gpio-cells = <2>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		uart0: serial@10000100 {
 | 
			
		||||
			compatible = "brcm,bcm6345-uart";
 | 
			
		||||
			reg = <0x10000100 0x18>;
 | 
			
		||||
			clocks = <&periph_osc>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		leds: led-controller@10000200 {
 | 
			
		||||
			compatible = "brcm,bcm6328-leds";
 | 
			
		||||
			reg = <0x10000200 0x28>;
 | 
			
		||||
			#address-cells = <1>;
 | 
			
		||||
			#size-cells = <0>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		periph_pwr: power-controller@100008e8 {
 | 
			
		||||
			compatible = "brcm,bcm6328-power-domain";
 | 
			
		||||
			reg = <0x100008e8 0x4>;
 | 
			
		||||
			#power-domain-cells = <1>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		spi: spi@10003000 {
 | 
			
		||||
			compatible = "brcm,bcm6328-hsspi";
 | 
			
		||||
			#address-cells = <1>;
 | 
			
		||||
			#size-cells = <0>;
 | 
			
		||||
			reg = <0x10003000 0x600>;
 | 
			
		||||
			clocks = <&periph_clk BCM6318_CLK_HSSPI>, <&hsspi_pll>;
 | 
			
		||||
			clock-names = "hsspi", "pll";
 | 
			
		||||
			resets = <&periph_rst BCM6318_RST_SPI>;
 | 
			
		||||
			spi-max-frequency = <33333334>;
 | 
			
		||||
			num-cs = <3>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		memory-controller@10004000 {
 | 
			
		||||
			compatible = "brcm,bcm6318-mc";
 | 
			
		||||
			reg = <0x10004000 0x38>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
							
								
								
									
										168
									
								
								arch/mips/dts/brcm,bcm6368.dtsi
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										168
									
								
								arch/mips/dts/brcm,bcm6368.dtsi
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,168 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <dt-bindings/clock/bcm6368-clock.h>
 | 
			
		||||
#include <dt-bindings/gpio/gpio.h>
 | 
			
		||||
#include <dt-bindings/reset/bcm6368-reset.h>
 | 
			
		||||
#include "skeleton.dtsi"
 | 
			
		||||
 | 
			
		||||
/ {
 | 
			
		||||
	compatible = "brcm,bcm6368";
 | 
			
		||||
 | 
			
		||||
	aliases {
 | 
			
		||||
		spi0 = &spi;
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	cpus {
 | 
			
		||||
		reg = <0x10000000 0x4>;
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <0>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		cpu@0 {
 | 
			
		||||
			compatible = "brcm,bcm6368-cpu", "mips,mips4Kc";
 | 
			
		||||
			device_type = "cpu";
 | 
			
		||||
			reg = <0>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		cpu@1 {
 | 
			
		||||
			compatible = "brcm,bcm6368-cpu", "mips,mips4Kc";
 | 
			
		||||
			device_type = "cpu";
 | 
			
		||||
			reg = <1>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	clocks {
 | 
			
		||||
		compatible = "simple-bus";
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		periph_osc: periph-osc {
 | 
			
		||||
			compatible = "fixed-clock";
 | 
			
		||||
			#clock-cells = <0>;
 | 
			
		||||
			clock-frequency = <50000000>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		periph_clk: periph-clk {
 | 
			
		||||
			compatible = "brcm,bcm6345-clk";
 | 
			
		||||
			reg = <0x10000004 0x4>;
 | 
			
		||||
			#clock-cells = <1>;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	pflash: nor@18000000 {
 | 
			
		||||
		compatible = "cfi-flash";
 | 
			
		||||
		reg = <0x18000000 0x2000000>;
 | 
			
		||||
		bank-width = <2>;
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
 | 
			
		||||
		status = "disabled";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	ubus {
 | 
			
		||||
		compatible = "simple-bus";
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
		u-boot,dm-pre-reloc;
 | 
			
		||||
 | 
			
		||||
		pll_cntl: syscon@10000008 {
 | 
			
		||||
			compatible = "syscon";
 | 
			
		||||
			reg = <0x10000008 0x4>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		syscon-reboot {
 | 
			
		||||
			compatible = "syscon-reboot";
 | 
			
		||||
			regmap = <&pll_cntl>;
 | 
			
		||||
			offset = <0x0>;
 | 
			
		||||
			mask = <0x1>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		periph_rst: reset-controller@10000010 {
 | 
			
		||||
			compatible = "brcm,bcm6345-reset";
 | 
			
		||||
			reg = <0x10000010 0x4>;
 | 
			
		||||
			#reset-cells = <1>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		wdt: watchdog@1000005c {
 | 
			
		||||
			compatible = "brcm,bcm6345-wdt";
 | 
			
		||||
			reg = <0x1000005c 0xc>;
 | 
			
		||||
			clocks = <&periph_osc>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		wdt-reboot {
 | 
			
		||||
			compatible = "wdt-reboot";
 | 
			
		||||
			wdt = <&wdt>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		gpio1: gpio-controller@10000080 {
 | 
			
		||||
			compatible = "brcm,bcm6345-gpio";
 | 
			
		||||
			reg = <0x10000080 0x4>, <0x10000088 0x4>;
 | 
			
		||||
			gpio-controller;
 | 
			
		||||
			#gpio-cells = <2>;
 | 
			
		||||
			ngpios = <6>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		gpio0: gpio-controller@10000084 {
 | 
			
		||||
			compatible = "brcm,bcm6345-gpio";
 | 
			
		||||
			reg = <0x10000084 0x4>, <0x1000008c 0x4>;
 | 
			
		||||
			gpio-controller;
 | 
			
		||||
			#gpio-cells = <2>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		leds: led-controller@100000d0 {
 | 
			
		||||
			compatible = "brcm,bcm6358-leds";
 | 
			
		||||
			reg = <0x100000d0 0x8>;
 | 
			
		||||
			#address-cells = <1>;
 | 
			
		||||
			#size-cells = <0>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		uart0: serial@10000100 {
 | 
			
		||||
			compatible = "brcm,bcm6345-uart";
 | 
			
		||||
			reg = <0x10000100 0x18>;
 | 
			
		||||
			clocks = <&periph_osc>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		uart1: serial@10000120 {
 | 
			
		||||
			compatible = "brcm,bcm6345-uart";
 | 
			
		||||
			reg = <0x10000120 0x18>;
 | 
			
		||||
			clocks = <&periph_osc>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		spi: spi@10000800 {
 | 
			
		||||
			compatible = "brcm,bcm6358-spi";
 | 
			
		||||
			reg = <0x10000800 0x70c>;
 | 
			
		||||
			#address-cells = <1>;
 | 
			
		||||
			#size-cells = <0>;
 | 
			
		||||
			clocks = <&periph_clk BCM6368_CLK_SPI>;
 | 
			
		||||
			resets = <&periph_rst BCM6368_RST_SPI>;
 | 
			
		||||
			spi-max-frequency = <20000000>;
 | 
			
		||||
			num-cs = <6>;
 | 
			
		||||
 | 
			
		||||
			status = "disabled";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		memory-controller@10001200 {
 | 
			
		||||
			compatible = "brcm,bcm6358-mc";
 | 
			
		||||
			reg = <0x10001200 0x4c>;
 | 
			
		||||
			u-boot,dm-pre-reloc;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
							
								
								
									
										85
									
								
								arch/mips/dts/comtrend,ar-5315u.dts
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										85
									
								
								arch/mips/dts/comtrend,ar-5315u.dts
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,85 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
/dts-v1/;
 | 
			
		||||
 | 
			
		||||
#include "brcm,bcm6318.dtsi"
 | 
			
		||||
 | 
			
		||||
/ {
 | 
			
		||||
	model = "Comtrend AR-5315u";
 | 
			
		||||
	compatible = "comtrend,ar5315-un", "brcm,bcm6318";
 | 
			
		||||
 | 
			
		||||
	aliases {
 | 
			
		||||
		serial0 = &uart0;
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	chosen {
 | 
			
		||||
		stdout-path = "serial0:115200n8";
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&leds {
 | 
			
		||||
	status = "okay";
 | 
			
		||||
 | 
			
		||||
	led@0 {
 | 
			
		||||
		reg = <0>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:green:wps";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@1 {
 | 
			
		||||
		reg = <1>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:green:power";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@2 {
 | 
			
		||||
		reg = <2>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:green:usb";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@8 {
 | 
			
		||||
		reg = <8>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:green:inet";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@9 {
 | 
			
		||||
		reg = <9>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:red:inet";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@10 {
 | 
			
		||||
		reg = <10>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:green:dsl";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	led@11 {
 | 
			
		||||
		reg = <11>;
 | 
			
		||||
		active-low;
 | 
			
		||||
		label = "AR-5315u:red:power";
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&spi {
 | 
			
		||||
	status = "okay";
 | 
			
		||||
 | 
			
		||||
	spi-flash@0 {
 | 
			
		||||
		compatible = "spi-flash";
 | 
			
		||||
		reg = <0>;
 | 
			
		||||
		#address-cells = <1>;
 | 
			
		||||
		#size-cells = <1>;
 | 
			
		||||
		spi-max-frequency = <62500000>;
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&uart0 {
 | 
			
		||||
	u-boot,dm-pre-reloc;
 | 
			
		||||
	status = "okay";
 | 
			
		||||
};
 | 
			
		||||
							
								
								
									
										65
									
								
								arch/mips/dts/comtrend,wap-5813n.dts
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										65
									
								
								arch/mips/dts/comtrend,wap-5813n.dts
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,65 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
/dts-v1/;
 | 
			
		||||
 | 
			
		||||
#include "brcm,bcm6368.dtsi"
 | 
			
		||||
 | 
			
		||||
/ {
 | 
			
		||||
	model = "Comtrend WAP-5813n";
 | 
			
		||||
	compatible = "comtrend,wap-5813n", "brcm,bcm6368";
 | 
			
		||||
 | 
			
		||||
	aliases {
 | 
			
		||||
		serial0 = &uart0;
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	chosen {
 | 
			
		||||
		stdout-path = "serial0:115200n8";
 | 
			
		||||
	};
 | 
			
		||||
 | 
			
		||||
	gpio-leds {
 | 
			
		||||
		compatible = "gpio-leds";
 | 
			
		||||
 | 
			
		||||
		inet_green {
 | 
			
		||||
			label = "WAP-5813n:green:inet";
 | 
			
		||||
			gpios = <&gpio0 5 GPIO_ACTIVE_HIGH>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		power_green {
 | 
			
		||||
			label = "WAP-5813n:green:power";
 | 
			
		||||
			gpios = <&gpio0 22 GPIO_ACTIVE_HIGH>;
 | 
			
		||||
			default-state = "on";
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		wps_green {
 | 
			
		||||
			label = "WAP-5813n:green:wps";
 | 
			
		||||
			gpios = <&gpio0 23 GPIO_ACTIVE_LOW>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		power_red {
 | 
			
		||||
			label = "WAP-5813n:red:power";
 | 
			
		||||
			gpios = <&gpio0 24 GPIO_ACTIVE_HIGH>;
 | 
			
		||||
		};
 | 
			
		||||
 | 
			
		||||
		inet_red {
 | 
			
		||||
			label = "WAP-5813n:red:inet";
 | 
			
		||||
			gpios = <&gpio0 31 GPIO_ACTIVE_HIGH>;
 | 
			
		||||
		};
 | 
			
		||||
	};
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&gpio0 {
 | 
			
		||||
	status = "okay";
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&pflash {
 | 
			
		||||
	status = "okay";
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
&uart0 {
 | 
			
		||||
	u-boot,dm-pre-reloc;
 | 
			
		||||
	status = "okay";
 | 
			
		||||
};
 | 
			
		||||
@ -1,12 +1,17 @@
 | 
			
		||||
menu "Broadcom MIPS platforms"
 | 
			
		||||
	depends on ARCH_BMIPS
 | 
			
		||||
 | 
			
		||||
config SYS_MALLOC_F_LEN
 | 
			
		||||
	default 0x1000
 | 
			
		||||
 | 
			
		||||
config SYS_SOC
 | 
			
		||||
	default "bcm3380" if SOC_BMIPS_BCM3380
 | 
			
		||||
	default "bcm6318" if SOC_BMIPS_BCM6318
 | 
			
		||||
	default "bcm6328" if SOC_BMIPS_BCM6328
 | 
			
		||||
	default "bcm6338" if SOC_BMIPS_BCM6338
 | 
			
		||||
	default "bcm6348" if SOC_BMIPS_BCM6348
 | 
			
		||||
	default "bcm6358" if SOC_BMIPS_BCM6358
 | 
			
		||||
	default "bcm6368" if SOC_BMIPS_BCM6368
 | 
			
		||||
	default "bcm63268" if SOC_BMIPS_BCM63268
 | 
			
		||||
 | 
			
		||||
choice
 | 
			
		||||
@ -23,6 +28,17 @@ config SOC_BMIPS_BCM3380
 | 
			
		||||
	help
 | 
			
		||||
	  This supports BMIPS BCM3380 family.
 | 
			
		||||
 | 
			
		||||
config SOC_BMIPS_BCM6318
 | 
			
		||||
	bool "BMIPS BCM6318 family"
 | 
			
		||||
	select SUPPORTS_BIG_ENDIAN
 | 
			
		||||
	select SUPPORTS_CPU_MIPS32_R1
 | 
			
		||||
	select MIPS_TUNE_4KC
 | 
			
		||||
	select MIPS_L1_CACHE_SHIFT_4
 | 
			
		||||
	select SWAP_IO_SPACE
 | 
			
		||||
	select SYSRESET_SYSCON
 | 
			
		||||
	help
 | 
			
		||||
	  This supports BMIPS BCM6318 family.
 | 
			
		||||
 | 
			
		||||
config SOC_BMIPS_BCM6328
 | 
			
		||||
	bool "BMIPS BCM6328 family"
 | 
			
		||||
	select SUPPORTS_BIG_ENDIAN
 | 
			
		||||
@ -67,6 +83,17 @@ config SOC_BMIPS_BCM6358
 | 
			
		||||
	help
 | 
			
		||||
	  This supports BMIPS BCM6358 family including BCM6358 and BCM6359.
 | 
			
		||||
 | 
			
		||||
config SOC_BMIPS_BCM6368
 | 
			
		||||
	bool "BMIPS BCM6368 family"
 | 
			
		||||
	select SUPPORTS_BIG_ENDIAN
 | 
			
		||||
	select SUPPORTS_CPU_MIPS32_R1
 | 
			
		||||
	select MIPS_TUNE_4KC
 | 
			
		||||
	select MIPS_L1_CACHE_SHIFT_4
 | 
			
		||||
	select SWAP_IO_SPACE
 | 
			
		||||
	select SYSRESET_SYSCON
 | 
			
		||||
	help
 | 
			
		||||
	  This supports BMIPS BCM6368 family including BCM6368 and BCM6369.
 | 
			
		||||
 | 
			
		||||
config SOC_BMIPS_BCM63268
 | 
			
		||||
	bool "BMIPS BCM63268 family"
 | 
			
		||||
	select SUPPORTS_BIG_ENDIAN
 | 
			
		||||
@ -84,6 +111,17 @@ endchoice
 | 
			
		||||
choice
 | 
			
		||||
	prompt "Board select"
 | 
			
		||||
 | 
			
		||||
config BOARD_COMTREND_AR5315U
 | 
			
		||||
	bool "Comtrend AR-5315u"
 | 
			
		||||
	depends on SOC_BMIPS_BCM6318
 | 
			
		||||
	select BMIPS_SUPPORTS_BOOT_RAM
 | 
			
		||||
	help
 | 
			
		||||
	  Comtrend AR-5315u boards have a BCM6318 SoC with 64 MB of RAM and 16
 | 
			
		||||
	  MB of flash (SPI).
 | 
			
		||||
	  Between its different peripherals there's an integrated switch with 4
 | 
			
		||||
	  ethernet ports, 1 USB port, 1 UART, GPIO buttons and LEDs, and
 | 
			
		||||
	  a BCM43217 (PCIe).
 | 
			
		||||
 | 
			
		||||
config BOARD_COMTREND_AR5387UN
 | 
			
		||||
	bool "Comtrend AR-5387un"
 | 
			
		||||
	depends on SOC_BMIPS_BCM6328
 | 
			
		||||
@ -117,6 +155,17 @@ config BOARD_COMTREND_VR3032U
 | 
			
		||||
	  ethernet ports, 1 USB port, 1 UART, GPIO buttons and LEDs,
 | 
			
		||||
	  and a BCM6362 (integrated).
 | 
			
		||||
 | 
			
		||||
config BOARD_COMTREND_WAP5813N
 | 
			
		||||
	bool "Comtrend WAP-5813n board"
 | 
			
		||||
	depends on SOC_BMIPS_BCM6368
 | 
			
		||||
	select BMIPS_SUPPORTS_BOOT_RAM
 | 
			
		||||
	help
 | 
			
		||||
	  Comtrend WAP-5813n boards have a BCM6369 SoC with 64 MB of RAM and
 | 
			
		||||
	  8 MB of flash (CFI).
 | 
			
		||||
	  Between its different peripherals there's a BCM53115 switch with 5
 | 
			
		||||
	  ethernet ports, 1 USB port, 1 UART, GPIO buttons and LEDs,
 | 
			
		||||
	  and a BCM4322 (miniPCI).
 | 
			
		||||
 | 
			
		||||
config BOARD_HUAWEI_HG556A
 | 
			
		||||
	bool "Huawei EchoLife HG556a"
 | 
			
		||||
	depends on SOC_BMIPS_BCM6358
 | 
			
		||||
@ -179,9 +228,11 @@ endchoice
 | 
			
		||||
config BMIPS_SUPPORTS_BOOT_RAM
 | 
			
		||||
	bool
 | 
			
		||||
 | 
			
		||||
source "board/comtrend/ar5315u/Kconfig"
 | 
			
		||||
source "board/comtrend/ar5387un/Kconfig"
 | 
			
		||||
source "board/comtrend/ct5361/Kconfig"
 | 
			
		||||
source "board/comtrend/vr3032u/Kconfig"
 | 
			
		||||
source "board/comtrend/wap5813n/Kconfig"
 | 
			
		||||
source "board/huawei/hg556a/Kconfig"
 | 
			
		||||
source "board/netgear/cg3100d/Kconfig"
 | 
			
		||||
source "board/sagem/f@st1704/Kconfig"
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										12
									
								
								board/comtrend/ar5315u/Kconfig
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										12
									
								
								board/comtrend/ar5315u/Kconfig
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,12 @@
 | 
			
		||||
if BOARD_COMTREND_AR5315U
 | 
			
		||||
 | 
			
		||||
config SYS_BOARD
 | 
			
		||||
	default "ar5315u"
 | 
			
		||||
 | 
			
		||||
config SYS_VENDOR
 | 
			
		||||
	default "comtrend"
 | 
			
		||||
 | 
			
		||||
config SYS_CONFIG_NAME
 | 
			
		||||
	default "comtrend_ar5315u"
 | 
			
		||||
 | 
			
		||||
endif
 | 
			
		||||
							
								
								
									
										6
									
								
								board/comtrend/ar5315u/MAINTAINERS
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										6
									
								
								board/comtrend/ar5315u/MAINTAINERS
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,6 @@
 | 
			
		||||
COMTREND AR-5315U BOARD
 | 
			
		||||
M:	Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
S:	Maintained
 | 
			
		||||
F:	board/comtrend/ar-5315u/
 | 
			
		||||
F:	include/configs/comtrend_ar5315u.h
 | 
			
		||||
F:	configs/comtrend_ar5315u_ram_defconfig
 | 
			
		||||
							
								
								
									
										5
									
								
								board/comtrend/ar5315u/Makefile
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										5
									
								
								board/comtrend/ar5315u/Makefile
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,5 @@
 | 
			
		||||
#
 | 
			
		||||
# SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
#
 | 
			
		||||
 | 
			
		||||
obj-y += ar-5315u.o
 | 
			
		||||
							
								
								
									
										7
									
								
								board/comtrend/ar5315u/ar-5315u.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										7
									
								
								board/comtrend/ar5315u/ar-5315u.c
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,7 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <common.h>
 | 
			
		||||
							
								
								
									
										12
									
								
								board/comtrend/wap5813n/Kconfig
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										12
									
								
								board/comtrend/wap5813n/Kconfig
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,12 @@
 | 
			
		||||
if BOARD_COMTREND_WAP5813N
 | 
			
		||||
 | 
			
		||||
config SYS_BOARD
 | 
			
		||||
	default "wap5813n"
 | 
			
		||||
 | 
			
		||||
config SYS_VENDOR
 | 
			
		||||
	default "comtrend"
 | 
			
		||||
 | 
			
		||||
config SYS_CONFIG_NAME
 | 
			
		||||
	default "comtrend_wap5813n"
 | 
			
		||||
 | 
			
		||||
endif
 | 
			
		||||
							
								
								
									
										6
									
								
								board/comtrend/wap5813n/MAINTAINERS
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										6
									
								
								board/comtrend/wap5813n/MAINTAINERS
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,6 @@
 | 
			
		||||
COMTREND WAP-5813N BOARD
 | 
			
		||||
M:	Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
S:	Maintained
 | 
			
		||||
F:	board/comtrend/wap-5813n/
 | 
			
		||||
F:	include/configs/comtrend_wap-5813n.h
 | 
			
		||||
F:	configs/comtrend_wap5813n_ram_defconfig
 | 
			
		||||
							
								
								
									
										5
									
								
								board/comtrend/wap5813n/Makefile
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										5
									
								
								board/comtrend/wap5813n/Makefile
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,5 @@
 | 
			
		||||
#
 | 
			
		||||
# SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
#
 | 
			
		||||
 | 
			
		||||
obj-y += wap-5813n.o
 | 
			
		||||
							
								
								
									
										7
									
								
								board/comtrend/wap5813n/wap-5813n.c
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										7
									
								
								board/comtrend/wap5813n/wap-5813n.c
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,7 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <common.h>
 | 
			
		||||
@ -3,7 +3,10 @@
 | 
			
		||||
#
 | 
			
		||||
 | 
			
		||||
quiet_cmd_srec_cat = SRECCAT $@
 | 
			
		||||
      cmd_srec_cat = srec_cat -output $@ -$2 $< -binary -offset $3
 | 
			
		||||
      cmd_srec_cat = srec_cat -output $@ -$2 \
 | 
			
		||||
			$< -binary \
 | 
			
		||||
			-fill 0x00 -within $< -binary -range-pad 16 \
 | 
			
		||||
			-offset $3
 | 
			
		||||
 | 
			
		||||
u-boot.mcs: u-boot.bin
 | 
			
		||||
	$(call cmd,srec_cat,intel,0x7c00000)
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										51
									
								
								configs/comtrend_ar5315u_ram_defconfig
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										51
									
								
								configs/comtrend_ar5315u_ram_defconfig
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,51 @@
 | 
			
		||||
CONFIG_MIPS=y
 | 
			
		||||
CONFIG_SYS_TEXT_BASE=0x80010000
 | 
			
		||||
CONFIG_ARCH_BMIPS=y
 | 
			
		||||
CONFIG_SOC_BMIPS_BCM6318=y
 | 
			
		||||
# CONFIG_MIPS_BOOT_CMDLINE_LEGACY is not set
 | 
			
		||||
# CONFIG_MIPS_BOOT_ENV_LEGACY is not set
 | 
			
		||||
CONFIG_MIPS_BOOT_FDT=y
 | 
			
		||||
CONFIG_DEFAULT_DEVICE_TREE="comtrend,ar-5315u"
 | 
			
		||||
# CONFIG_SYS_MALLOC_CLEAR_ON_INIT is not set
 | 
			
		||||
CONFIG_OF_STDOUT_VIA_ALIAS=y
 | 
			
		||||
CONFIG_DISPLAY_CPUINFO=y
 | 
			
		||||
CONFIG_HUSH_PARSER=y
 | 
			
		||||
CONFIG_SYS_PROMPT="AR-5315un # "
 | 
			
		||||
CONFIG_CMD_CPU=y
 | 
			
		||||
CONFIG_CMD_LICENSE=y
 | 
			
		||||
# CONFIG_CMD_BOOTD is not set
 | 
			
		||||
# CONFIG_CMD_ELF is not set
 | 
			
		||||
# CONFIG_CMD_XIMG is not set
 | 
			
		||||
# CONFIG_CMD_EXPORTENV is not set
 | 
			
		||||
# CONFIG_CMD_IMPORTENV is not set
 | 
			
		||||
# CONFIG_CMD_EDITENV is not set
 | 
			
		||||
# CONFIG_CMD_SAVEENV is not set
 | 
			
		||||
# CONFIG_CMD_ENV_EXISTS is not set
 | 
			
		||||
# CONFIG_CMD_CRC32 is not set
 | 
			
		||||
CONFIG_CMD_MEMINFO=y
 | 
			
		||||
# CONFIG_CMD_FLASH is not set
 | 
			
		||||
# CONFIG_CMD_FPGA is not set
 | 
			
		||||
# CONFIG_CMD_LOADS is not set
 | 
			
		||||
CONFIG_CMD_SF=y
 | 
			
		||||
CONFIG_CMD_SPI=y
 | 
			
		||||
# CONFIG_CMD_NET is not set
 | 
			
		||||
# CONFIG_CMD_NFS is not set
 | 
			
		||||
# CONFIG_CMD_MISC is not set
 | 
			
		||||
# CONFIG_DM_DEVICE_REMOVE is not set
 | 
			
		||||
CONFIG_DM_GPIO=y
 | 
			
		||||
CONFIG_LED=y
 | 
			
		||||
CONFIG_LED_BCM6328=y
 | 
			
		||||
CONFIG_LED_BLINK=y
 | 
			
		||||
CONFIG_DM_SPI_FLASH=y
 | 
			
		||||
CONFIG_SPI_FLASH=y
 | 
			
		||||
CONFIG_SPI_FLASH_WINBOND=y
 | 
			
		||||
CONFIG_SPI_FLASH_MTD=y
 | 
			
		||||
CONFIG_POWER_DOMAIN=y
 | 
			
		||||
CONFIG_BCM6328_POWER_DOMAIN=y
 | 
			
		||||
CONFIG_DM_RESET=y
 | 
			
		||||
CONFIG_RESET_BCM6345=y
 | 
			
		||||
# CONFIG_SPL_SERIAL_PRESENT is not set
 | 
			
		||||
CONFIG_DM_SERIAL=y
 | 
			
		||||
CONFIG_BCM6345_SERIAL=y
 | 
			
		||||
CONFIG_DM_SPI=y
 | 
			
		||||
CONFIG_BCM63XX_HSSPI=y
 | 
			
		||||
							
								
								
									
										43
									
								
								configs/comtrend_wap5813n_ram_defconfig
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										43
									
								
								configs/comtrend_wap5813n_ram_defconfig
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,43 @@
 | 
			
		||||
CONFIG_MIPS=y
 | 
			
		||||
CONFIG_SYS_TEXT_BASE=0x80010000
 | 
			
		||||
CONFIG_ARCH_BMIPS=y
 | 
			
		||||
CONFIG_SOC_BMIPS_BCM6368=y
 | 
			
		||||
# CONFIG_MIPS_BOOT_CMDLINE_LEGACY is not set
 | 
			
		||||
# CONFIG_MIPS_BOOT_ENV_LEGACY is not set
 | 
			
		||||
CONFIG_MIPS_BOOT_FDT=y
 | 
			
		||||
CONFIG_DEFAULT_DEVICE_TREE="comtrend,wap-5813n"
 | 
			
		||||
# CONFIG_SYS_MALLOC_CLEAR_ON_INIT is not set
 | 
			
		||||
CONFIG_OF_STDOUT_VIA_ALIAS=y
 | 
			
		||||
CONFIG_DISPLAY_CPUINFO=y
 | 
			
		||||
CONFIG_HUSH_PARSER=y
 | 
			
		||||
CONFIG_SYS_PROMPT="WAP-5813n # "
 | 
			
		||||
CONFIG_CMD_CPU=y
 | 
			
		||||
CONFIG_CMD_LICENSE=y
 | 
			
		||||
# CONFIG_CMD_BOOTD is not set
 | 
			
		||||
# CONFIG_CMD_ELF is not set
 | 
			
		||||
# CONFIG_CMD_XIMG is not set
 | 
			
		||||
# CONFIG_CMD_EXPORTENV is not set
 | 
			
		||||
# CONFIG_CMD_IMPORTENV is not set
 | 
			
		||||
# CONFIG_CMD_EDITENV is not set
 | 
			
		||||
# CONFIG_CMD_SAVEENV is not set
 | 
			
		||||
# CONFIG_CMD_ENV_EXISTS is not set
 | 
			
		||||
# CONFIG_CMD_CRC32 is not set
 | 
			
		||||
CONFIG_CMD_MEMINFO=y
 | 
			
		||||
# CONFIG_CMD_FPGA is not set
 | 
			
		||||
# CONFIG_CMD_LOADS is not set
 | 
			
		||||
# CONFIG_CMD_NET is not set
 | 
			
		||||
# CONFIG_CMD_NFS is not set
 | 
			
		||||
# CONFIG_CMD_MISC is not set
 | 
			
		||||
# CONFIG_DM_DEVICE_REMOVE is not set
 | 
			
		||||
CONFIG_DM_GPIO=y
 | 
			
		||||
CONFIG_BCM6345_GPIO=y
 | 
			
		||||
CONFIG_LED=y
 | 
			
		||||
CONFIG_LED_GPIO=y
 | 
			
		||||
CONFIG_MTD=y
 | 
			
		||||
CONFIG_MTD_NOR_FLASH=y
 | 
			
		||||
CONFIG_CFI_FLASH=y
 | 
			
		||||
CONFIG_DM_RESET=y
 | 
			
		||||
CONFIG_RESET_BCM6345=y
 | 
			
		||||
# CONFIG_SPL_SERIAL_PRESENT is not set
 | 
			
		||||
CONFIG_DM_SERIAL=y
 | 
			
		||||
CONFIG_BCM6345_SERIAL=y
 | 
			
		||||
@ -26,6 +26,10 @@ DECLARE_GLOBAL_DATA_PTR;
 | 
			
		||||
#define REG_BCM6328_OTP			0x62c
 | 
			
		||||
#define BCM6328_TP1_DISABLED		BIT(9)
 | 
			
		||||
 | 
			
		||||
#define REG_BCM6318_STRAP_OVRDBUS	0x900
 | 
			
		||||
#define OVRDBUS_6318_FREQ_SHIFT		23
 | 
			
		||||
#define OVRDBUS_6318_FREQ_MASK		(0x3 << OVRDBUS_6318_FREQ_SHIFT)
 | 
			
		||||
 | 
			
		||||
#define REG_BCM6328_MISC_STRAPBUS	0x1a40
 | 
			
		||||
#define STRAPBUS_6328_FCVO_SHIFT	7
 | 
			
		||||
#define STRAPBUS_6328_FCVO_MASK		(0x1f << STRAPBUS_6328_FCVO_SHIFT)
 | 
			
		||||
@ -46,6 +50,17 @@ DECLARE_GLOBAL_DATA_PTR;
 | 
			
		||||
#define DMIPSPLLCFG_6358_N2_SHIFT	29
 | 
			
		||||
#define DMIPSPLLCFG_6358_N2_MASK	(0x7 << DMIPSPLLCFG_6358_N2_SHIFT)
 | 
			
		||||
 | 
			
		||||
#define REG_BCM6368_DDR_DMIPSPLLCFG	0x12a0
 | 
			
		||||
#define DMIPSPLLCFG_6368_P1_SHIFT	0
 | 
			
		||||
#define DMIPSPLLCFG_6368_P1_MASK	(0xf << DMIPSPLLCFG_6368_P1_SHIFT)
 | 
			
		||||
#define DMIPSPLLCFG_6368_P2_SHIFT	4
 | 
			
		||||
#define DMIPSPLLCFG_6368_P2_MASK	(0xf << DMIPSPLLCFG_6368_P2_SHIFT)
 | 
			
		||||
#define DMIPSPLLCFG_6368_NDIV_SHIFT	16
 | 
			
		||||
#define DMIPSPLLCFG_6368_NDIV_MASK	(0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
 | 
			
		||||
#define REG_BCM6368_DDR_DMIPSPLLDIV	0x12a4
 | 
			
		||||
#define DMIPSPLLDIV_6368_MDIV_SHIFT	0
 | 
			
		||||
#define DMIPSPLLDIV_6368_MDIV_MASK	(0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
 | 
			
		||||
 | 
			
		||||
#define REG_BCM63268_MISC_STRAPBUS	0x1814
 | 
			
		||||
#define STRAPBUS_63268_FCVO_SHIFT	21
 | 
			
		||||
#define STRAPBUS_63268_FCVO_MASK	(0xf << STRAPBUS_63268_FCVO_SHIFT)
 | 
			
		||||
@ -101,6 +116,28 @@ static ulong bcm3380_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
	return 333000000;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static ulong bcm6318_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	unsigned int mips_pll_fcvo;
 | 
			
		||||
 | 
			
		||||
	mips_pll_fcvo = readl_be(priv->regs + REG_BCM6318_STRAP_OVRDBUS);
 | 
			
		||||
	mips_pll_fcvo = (mips_pll_fcvo & OVRDBUS_6318_FREQ_MASK)
 | 
			
		||||
			>> OVRDBUS_6318_FREQ_SHIFT;
 | 
			
		||||
 | 
			
		||||
	switch (mips_pll_fcvo) {
 | 
			
		||||
	case 0:
 | 
			
		||||
		return 166000000;
 | 
			
		||||
	case 1:
 | 
			
		||||
		return 400000000;
 | 
			
		||||
	case 2:
 | 
			
		||||
		return 250000000;
 | 
			
		||||
	case 3:
 | 
			
		||||
		return 333000000;
 | 
			
		||||
	default:
 | 
			
		||||
		return 0;
 | 
			
		||||
	}
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static ulong bcm6328_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	unsigned int mips_pll_fcvo;
 | 
			
		||||
@ -157,6 +194,22 @@ static ulong bcm6358_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
	return (16 * 1000000 * n1 * n2) / m1;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static ulong bcm6368_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	unsigned int tmp, p1, p2, ndiv, m1;
 | 
			
		||||
 | 
			
		||||
	tmp = readl_be(priv->regs + REG_BCM6368_DDR_DMIPSPLLCFG);
 | 
			
		||||
	p1 = (tmp & DMIPSPLLCFG_6368_P1_MASK) >> DMIPSPLLCFG_6368_P1_SHIFT;
 | 
			
		||||
	p2 = (tmp & DMIPSPLLCFG_6368_P2_MASK) >> DMIPSPLLCFG_6368_P2_SHIFT;
 | 
			
		||||
	ndiv = (tmp & DMIPSPLLCFG_6368_NDIV_MASK) >>
 | 
			
		||||
	       DMIPSPLLCFG_6368_NDIV_SHIFT;
 | 
			
		||||
 | 
			
		||||
	tmp = readl_be(priv->regs + REG_BCM6368_DDR_DMIPSPLLDIV);
 | 
			
		||||
	m1 = (tmp & DMIPSPLLDIV_6368_MDIV_MASK) >> DMIPSPLLDIV_6368_MDIV_SHIFT;
 | 
			
		||||
 | 
			
		||||
	return (((64 * 1000000) / p1) * p2 * ndiv) / m1;
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static ulong bcm63268_get_cpu_freq(struct bmips_cpu_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	unsigned int mips_pll_fcvo;
 | 
			
		||||
@ -206,6 +259,12 @@ static const struct bmips_cpu_hw bmips_cpu_bcm3380 = {
 | 
			
		||||
	.get_cpu_count = bcm6358_get_cpu_count,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_cpu_hw bmips_cpu_bcm6318 = {
 | 
			
		||||
	.get_cpu_desc = bmips_short_cpu_desc,
 | 
			
		||||
	.get_cpu_freq = bcm6318_get_cpu_freq,
 | 
			
		||||
	.get_cpu_count = bcm6345_get_cpu_count,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_cpu_hw bmips_cpu_bcm6328 = {
 | 
			
		||||
	.get_cpu_desc = bmips_long_cpu_desc,
 | 
			
		||||
	.get_cpu_freq = bcm6328_get_cpu_freq,
 | 
			
		||||
@ -230,6 +289,12 @@ static const struct bmips_cpu_hw bmips_cpu_bcm6358 = {
 | 
			
		||||
	.get_cpu_count = bcm6358_get_cpu_count,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_cpu_hw bmips_cpu_bcm6368 = {
 | 
			
		||||
	.get_cpu_desc = bmips_short_cpu_desc,
 | 
			
		||||
	.get_cpu_freq = bcm6368_get_cpu_freq,
 | 
			
		||||
	.get_cpu_count = bcm6358_get_cpu_count,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_cpu_hw bmips_cpu_bcm63268 = {
 | 
			
		||||
	.get_cpu_desc = bmips_long_cpu_desc,
 | 
			
		||||
	.get_cpu_freq = bcm63268_get_cpu_freq,
 | 
			
		||||
@ -314,6 +379,9 @@ static const struct udevice_id bmips_cpu_ids[] = {
 | 
			
		||||
	{
 | 
			
		||||
		.compatible = "brcm,bcm3380-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm3380,
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm6318-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm6318,
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm6328-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm6328,
 | 
			
		||||
@ -326,6 +394,9 @@ static const struct udevice_id bmips_cpu_ids[] = {
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm6358-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm6358,
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm6368-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm6368,
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm63268-cpu",
 | 
			
		||||
		.data = (ulong)&bmips_cpu_bcm63268,
 | 
			
		||||
 | 
			
		||||
@ -23,6 +23,8 @@
 | 
			
		||||
#define SDRAM_CFG_32B_MASK	(1 << SDRAM_CFG_32B_SHIFT)
 | 
			
		||||
#define SDRAM_CFG_BANK_SHIFT	13
 | 
			
		||||
#define SDRAM_CFG_BANK_MASK	(1 << SDRAM_CFG_BANK_SHIFT)
 | 
			
		||||
#define SDRAM_6318_SPACE_SHIFT	4
 | 
			
		||||
#define SDRAM_6318_SPACE_MASK	(0xf << SDRAM_6318_SPACE_SHIFT)
 | 
			
		||||
 | 
			
		||||
#define MEMC_CFG_REG		0x4
 | 
			
		||||
#define MEMC_CFG_32B_SHIFT	1
 | 
			
		||||
@ -45,6 +47,16 @@ struct bmips_ram_priv {
 | 
			
		||||
	const struct bmips_ram_hw *hw;
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static ulong bcm6318_get_ram_size(struct bmips_ram_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	u32 val;
 | 
			
		||||
 | 
			
		||||
	val = readl_be(priv->regs + SDRAM_CFG_REG);
 | 
			
		||||
	val = (val & SDRAM_6318_SPACE_MASK) >> SDRAM_6318_SPACE_SHIFT;
 | 
			
		||||
 | 
			
		||||
	return (1 << (val + 20));
 | 
			
		||||
}
 | 
			
		||||
 | 
			
		||||
static ulong bcm6328_get_ram_size(struct bmips_ram_priv *priv)
 | 
			
		||||
{
 | 
			
		||||
	return readl_be(priv->regs + DDR_CSEND_REG) << 24;
 | 
			
		||||
@ -102,6 +114,10 @@ static const struct ram_ops bmips_ram_ops = {
 | 
			
		||||
	.get_info = bmips_ram_get_info,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_ram_hw bmips_ram_bcm6318 = {
 | 
			
		||||
	.get_ram_size = bcm6318_get_ram_size,
 | 
			
		||||
};
 | 
			
		||||
 | 
			
		||||
static const struct bmips_ram_hw bmips_ram_bcm6328 = {
 | 
			
		||||
	.get_ram_size = bcm6328_get_ram_size,
 | 
			
		||||
};
 | 
			
		||||
@ -116,6 +132,9 @@ static const struct bmips_ram_hw bmips_ram_bcm6358 = {
 | 
			
		||||
 | 
			
		||||
static const struct udevice_id bmips_ram_ids[] = {
 | 
			
		||||
	{
 | 
			
		||||
		.compatible = "brcm,bcm6318-mc",
 | 
			
		||||
		.data = (ulong)&bmips_ram_bcm6318,
 | 
			
		||||
	}, {
 | 
			
		||||
		.compatible = "brcm,bcm6328-mc",
 | 
			
		||||
		.data = (ulong)&bmips_ram_bcm6328,
 | 
			
		||||
	}, {
 | 
			
		||||
 | 
			
		||||
							
								
								
									
										25
									
								
								include/configs/bmips_bcm6318.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										25
									
								
								include/configs/bmips_bcm6318.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,25 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __CONFIG_BMIPS_BCM6318_H
 | 
			
		||||
#define __CONFIG_BMIPS_BCM6318_H
 | 
			
		||||
 | 
			
		||||
/* CPU */
 | 
			
		||||
#define CONFIG_SYS_MIPS_TIMER_FREQ	166500000
 | 
			
		||||
 | 
			
		||||
/* RAM */
 | 
			
		||||
#define CONFIG_NR_DRAM_BANKS		1
 | 
			
		||||
#define CONFIG_SYS_SDRAM_BASE		0x80000000
 | 
			
		||||
 | 
			
		||||
/* U-Boot */
 | 
			
		||||
#define CONFIG_SYS_LOAD_ADDR		CONFIG_SYS_SDRAM_BASE + 0x100000
 | 
			
		||||
 | 
			
		||||
#if defined(CONFIG_BMIPS_BOOT_RAM)
 | 
			
		||||
#define CONFIG_SKIP_LOWLEVEL_INIT
 | 
			
		||||
#define CONFIG_SYS_INIT_SP_OFFSET	0x2000
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#endif /* __CONFIG_BMIPS_BCM6318_H */
 | 
			
		||||
							
								
								
									
										30
									
								
								include/configs/bmips_bcm6368.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										30
									
								
								include/configs/bmips_bcm6368.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,30 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __CONFIG_BMIPS_BCM6368_H
 | 
			
		||||
#define __CONFIG_BMIPS_BCM6368_H
 | 
			
		||||
 | 
			
		||||
/* CPU */
 | 
			
		||||
#define CONFIG_SYS_MIPS_TIMER_FREQ	200000000
 | 
			
		||||
 | 
			
		||||
/* RAM */
 | 
			
		||||
#define CONFIG_NR_DRAM_BANKS		1
 | 
			
		||||
#define CONFIG_SYS_SDRAM_BASE		0x80000000
 | 
			
		||||
 | 
			
		||||
/* U-Boot */
 | 
			
		||||
#define CONFIG_SYS_LOAD_ADDR		CONFIG_SYS_SDRAM_BASE + 0x100000
 | 
			
		||||
 | 
			
		||||
#if defined(CONFIG_BMIPS_BOOT_RAM)
 | 
			
		||||
#define CONFIG_SKIP_LOWLEVEL_INIT
 | 
			
		||||
#define CONFIG_SYS_INIT_SP_OFFSET	0x2000
 | 
			
		||||
#endif
 | 
			
		||||
 | 
			
		||||
#define CONFIG_SYS_FLASH_BASE			0xb8000000
 | 
			
		||||
#define CONFIG_SYS_FLASH_EMPTY_INFO
 | 
			
		||||
#define CONFIG_SYS_FLASH_PROTECTION
 | 
			
		||||
#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT	1
 | 
			
		||||
 | 
			
		||||
#endif /* __CONFIG_BMIPS_BCM6368_H */
 | 
			
		||||
							
								
								
									
										16
									
								
								include/configs/comtrend_ar5315u.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										16
									
								
								include/configs/comtrend_ar5315u.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,16 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <configs/bmips_common.h>
 | 
			
		||||
#include <configs/bmips_bcm6318.h>
 | 
			
		||||
 | 
			
		||||
#define CONFIG_REMAKE_ELF
 | 
			
		||||
 | 
			
		||||
#define CONFIG_ENV_SIZE			(8 * 1024)
 | 
			
		||||
 | 
			
		||||
#define CONFIG_AUTO_COMPLETE
 | 
			
		||||
#define CONFIG_CMDLINE_EDITING
 | 
			
		||||
#define CONFIG_SYS_LONGHELP
 | 
			
		||||
							
								
								
									
										19
									
								
								include/configs/comtrend_wap5813n.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										19
									
								
								include/configs/comtrend_wap5813n.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,19 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#include <configs/bmips_common.h>
 | 
			
		||||
#include <configs/bmips_bcm6368.h>
 | 
			
		||||
 | 
			
		||||
#define CONFIG_REMAKE_ELF
 | 
			
		||||
 | 
			
		||||
#define CONFIG_ENV_SIZE			(8 * 1024)
 | 
			
		||||
 | 
			
		||||
#define CONFIG_AUTO_COMPLETE
 | 
			
		||||
#define CONFIG_CMDLINE_EDITING
 | 
			
		||||
#define CONFIG_SYS_LONGHELP
 | 
			
		||||
 | 
			
		||||
#define CONFIG_SYS_FLASH_CFI		1
 | 
			
		||||
#define CONFIG_FLASH_CFI_DRIVER		1
 | 
			
		||||
							
								
								
									
										37
									
								
								include/dt-bindings/clock/bcm6318-clock.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										37
									
								
								include/dt-bindings/clock/bcm6318-clock.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,37 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __DT_BINDINGS_CLOCK_BCM6318_H
 | 
			
		||||
#define __DT_BINDINGS_CLOCK_BCM6318_H
 | 
			
		||||
 | 
			
		||||
#define BCM6318_CLK_ADSL_ASB	0
 | 
			
		||||
#define BCM6318_CLK_USB_ASB	1
 | 
			
		||||
#define BCM6318_CLK_MIPS_ASB	2
 | 
			
		||||
#define BCM6318_CLK_PCIE_ASB	3
 | 
			
		||||
#define BCM6318_CLK_PHYMIPS_ASB	4
 | 
			
		||||
#define BCM6318_CLK_ROBOSW_ASB	5
 | 
			
		||||
#define BCM6318_CLK_SAR_ASB	6
 | 
			
		||||
#define BCM6318_CLK_SDR_ASB	7
 | 
			
		||||
#define BCM6318_CLK_SWREG_ASB	8
 | 
			
		||||
#define BCM6318_CLK_PERIPH_ASB	9
 | 
			
		||||
#define BCM6318_CLK_CPUBUS160	10
 | 
			
		||||
#define BCM6318_CLK_ADSL	11
 | 
			
		||||
#define BCM6318_CLK_SAR125	12
 | 
			
		||||
#define BCM6318_CLK_MIPS	13
 | 
			
		||||
#define BCM6318_CLK_PCIE	14
 | 
			
		||||
#define BCM6318_CLK_ROBOSW250	16
 | 
			
		||||
#define BCM6318_CLK_ROBOSW025	17
 | 
			
		||||
#define BCM6318_CLK_SDR		19
 | 
			
		||||
#define BCM6318_CLK_USB		20
 | 
			
		||||
#define BCM6318_CLK_HSSPI	25
 | 
			
		||||
#define BCM6318_CLK_PCIE25	27
 | 
			
		||||
#define BCM6318_CLK_PHYMIPS	28
 | 
			
		||||
#define BCM6318_CLK_AFE		29
 | 
			
		||||
#define BCM6318_CLK_QPROC	30
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_CLOCK_BCM6318_H */
 | 
			
		||||
							
								
								
									
										31
									
								
								include/dt-bindings/clock/bcm6368-clock.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										31
									
								
								include/dt-bindings/clock/bcm6368-clock.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,31 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __DT_BINDINGS_CLOCK_BCM6368_H
 | 
			
		||||
#define __DT_BINDINGS_CLOCK_BCM6368_H
 | 
			
		||||
 | 
			
		||||
#define BCM6368_CLK_VDSL_QPROC		2
 | 
			
		||||
#define BCM6368_CLK_VDSL_AFE		3
 | 
			
		||||
#define BCM6368_CLK_VDSL_BONDING	4
 | 
			
		||||
#define BCM6368_CLK_VDSL		5
 | 
			
		||||
#define BCM6368_CLK_PHYMIPS		6
 | 
			
		||||
#define BCM6368_CLK_SWPKT_USB		7
 | 
			
		||||
#define BCM6368_CLK_SWPKT_SAR		8
 | 
			
		||||
#define BCM6368_CLK_SPI			9
 | 
			
		||||
#define BCM6368_CLK_USBD		10
 | 
			
		||||
#define BCM6368_CLK_SAR			11
 | 
			
		||||
#define BCM6368_CLK_ROBOSW		12
 | 
			
		||||
#define BCM6368_CLK_UTOPIA		13
 | 
			
		||||
#define BCM6368_CLK_PCM			14
 | 
			
		||||
#define BCM6368_CLK_USBH		15
 | 
			
		||||
#define BCM6368_CLK_GLESS		16
 | 
			
		||||
#define BCM6368_CLK_NAND		17
 | 
			
		||||
#define BCM6368_CLK_IPSEC		18
 | 
			
		||||
#define BCM6368_CLK_USBH_IDDQ		19
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_CLOCK_BCM6368_H */
 | 
			
		||||
							
								
								
									
										13
									
								
								include/dt-bindings/power-domain/bcm6318-power-domain.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										13
									
								
								include/dt-bindings/power-domain/bcm6318-power-domain.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,13 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __DT_BINDINGS_POWER_DOMAIN_BCM6318_H
 | 
			
		||||
#define __DT_BINDINGS_POWER_DOMAIN_BCM6318_H
 | 
			
		||||
 | 
			
		||||
#define BCM6318_PWR_PCIE	0
 | 
			
		||||
#define BCM6318_PWR_USB		1
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_POWER_DOMAIN_BCM6318_H */
 | 
			
		||||
							
								
								
									
										26
									
								
								include/dt-bindings/reset/bcm6318-reset.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										26
									
								
								include/dt-bindings/reset/bcm6318-reset.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,26 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __DT_BINDINGS_RESET_BCM6318_H
 | 
			
		||||
#define __DT_BINDINGS_RESET_BCM6318_H
 | 
			
		||||
 | 
			
		||||
#define BCM6318_RST_SPI		0
 | 
			
		||||
#define BCM6318_RST_EPHY	1
 | 
			
		||||
#define BCM6318_RST_SAR		2
 | 
			
		||||
#define BCM6318_RST_ENETSW	3
 | 
			
		||||
#define BCM6318_RST_USBD	4
 | 
			
		||||
#define BCM6318_RST_USBH	5
 | 
			
		||||
#define BCM6318_RST_PCIE_CORE	6
 | 
			
		||||
#define BCM6318_RST_PCIE	7
 | 
			
		||||
#define BCM6318_RST_PCIE_EXT	8
 | 
			
		||||
#define BCM6318_RST_PCIE_HARD	9
 | 
			
		||||
#define BCM6318_RST_ADSL	10
 | 
			
		||||
#define BCM6318_RST_PHYMIPS	11
 | 
			
		||||
#define BCM6318_RST_HOSTMIPS	11
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_RESET_BCM6318_H */
 | 
			
		||||
							
								
								
									
										22
									
								
								include/dt-bindings/reset/bcm6368-reset.h
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										22
									
								
								include/dt-bindings/reset/bcm6368-reset.h
									
									
									
									
									
										Normal file
									
								
							@ -0,0 +1,22 @@
 | 
			
		||||
/*
 | 
			
		||||
 * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
 | 
			
		||||
 *
 | 
			
		||||
 * Derived from linux/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
 | 
			
		||||
 *
 | 
			
		||||
 * SPDX-License-Identifier:	GPL-2.0+
 | 
			
		||||
 */
 | 
			
		||||
 | 
			
		||||
#ifndef __DT_BINDINGS_RESET_BCM6368_H
 | 
			
		||||
#define __DT_BINDINGS_RESET_BCM6368_H
 | 
			
		||||
 | 
			
		||||
#define BCM6368_RST_SPI		0
 | 
			
		||||
#define BCM6368_RST_MPI		3
 | 
			
		||||
#define BCM6368_RST_IPSEC	4
 | 
			
		||||
#define BCM6368_RST_EPHY	6
 | 
			
		||||
#define BCM6368_RST_SAR		7
 | 
			
		||||
#define BCM6368_RST_SWITCH	10
 | 
			
		||||
#define BCM6368_RST_USBD	11
 | 
			
		||||
#define BCM6368_RST_USBH	12
 | 
			
		||||
#define BCM6368_RST_PCM		13
 | 
			
		||||
 | 
			
		||||
#endif /* __DT_BINDINGS_RESET_BCM6368_H */
 | 
			
		||||
		Loading…
	
	
			
			x
			
			
		
	
		Reference in New Issue
	
	Block a user