mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-10-25 01:58:13 +01:00 
			
		
		
		
	When building a Thumb-1-only target with CONFIG_SYS_THUMB_BUILD, some files fail to build, most of the time because they include mcr instructions, which only exist for Thumb-2. This patch introduces a Kconfig option CONFIG_THUMB2 and uses it to select between Thumb-2 and ARM mode for the aforementioned files. Signed-off-by: Albert ARIBAUD <albert.u.boot@aribaud.net>
		
			
				
	
	
		
			55 lines
		
	
	
		
			1.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			55 lines
		
	
	
		
			1.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * (C) Copyright 2009
 | |
|  * Marvell Semiconductor <www.marvell.com>
 | |
|  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
 | |
|  *
 | |
|  * SPDX-License-Identifier:	GPL-2.0+
 | |
|  */
 | |
| 
 | |
| #ifndef _ASM_CACHE_H
 | |
| #define _ASM_CACHE_H
 | |
| 
 | |
| #include <asm/system.h>
 | |
| 
 | |
| #ifndef CONFIG_ARM64
 | |
| 
 | |
| /*
 | |
|  * Invalidate L2 Cache using co-proc instruction
 | |
|  */
 | |
| #ifdef CONFIG_SYS_THUMB_BUILD
 | |
| void invalidate_l2_cache(void);
 | |
| #else
 | |
| static inline void invalidate_l2_cache(void)
 | |
| {
 | |
| 	unsigned int val=0;
 | |
| 
 | |
| 	asm volatile("mcr p15, 1, %0, c15, c11, 0 @ invl l2 cache"
 | |
| 		: : "r" (val) : "cc");
 | |
| 	isb();
 | |
| }
 | |
| #endif
 | |
| 
 | |
| void l2_cache_enable(void);
 | |
| void l2_cache_disable(void);
 | |
| void set_section_dcache(int section, enum dcache_option option);
 | |
| 
 | |
| void arm_init_before_mmu(void);
 | |
| void arm_init_domains(void);
 | |
| void cpu_cache_initialization(void);
 | |
| void dram_bank_mmu_setup(int bank);
 | |
| 
 | |
| #endif
 | |
| 
 | |
| /*
 | |
|  * The current upper bound for ARM L1 data cache line sizes is 64 bytes.  We
 | |
|  * use that value for aligning DMA buffers unless the board config has specified
 | |
|  * an alternate cache line size.
 | |
|  */
 | |
| #ifdef CONFIG_SYS_CACHELINE_SIZE
 | |
| #define ARCH_DMA_MINALIGN	CONFIG_SYS_CACHELINE_SIZE
 | |
| #else
 | |
| #define ARCH_DMA_MINALIGN	64
 | |
| #endif
 | |
| 
 | |
| #endif /* _ASM_CACHE_H */
 |