mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-11-03 21:48:15 +00:00 
			
		
		
		
	The latest Linux can directly handle SMP operations for UniPhier SoCs
without any help of U-boot.  Drop the relevant code from U-boot.
See commit b1e4006aeda8c8784029de17d47987c21ea75f6d ("ARM: uniphier:
rework SMP operations to use trampoline code") in Linux Kernel.
Signed-off-by: Masahiro Yamada <yamada.masahiro@socionext.com>
Reviewed-by: Tom Rini <trini@konsulko.com>
		
	
			
		
			
				
	
	
		
			123 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
			
		
		
	
	
			123 lines
		
	
	
		
			3.1 KiB
		
	
	
	
		
			ArmAsm
		
	
	
	
	
	
/*
 | 
						|
 * Copyright (C) 2012-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
 | 
						|
 *
 | 
						|
 * SPDX-License-Identifier:	GPL-2.0+
 | 
						|
 */
 | 
						|
 | 
						|
#include <config.h>
 | 
						|
#include <linux/linkage.h>
 | 
						|
#include <linux/sizes.h>
 | 
						|
#include <asm/system.h>
 | 
						|
#include <mach/arm-mpcore.h>
 | 
						|
#include <mach/sbc-regs.h>
 | 
						|
#include <mach/ssc-regs.h>
 | 
						|
 | 
						|
ENTRY(lowlevel_init)
 | 
						|
	mov	r8, lr			@ persevere link reg across call
 | 
						|
 | 
						|
	/*
 | 
						|
	 * The UniPhier Boot ROM loads SPL code to the L2 cache.
 | 
						|
	 * But CPUs can only do instruction fetch now because start.S has
 | 
						|
	 * cleared C and M bits.
 | 
						|
	 * First we need to turn on MMU and Dcache again to get back
 | 
						|
	 * data access to L2.
 | 
						|
	 */
 | 
						|
	mrc	p15, 0, r0, c1, c0, 0	@ SCTLR (System Control Register)
 | 
						|
	orr	r0, r0, #(CR_C | CR_M)	@ enable MMU and Dcache
 | 
						|
	mcr	p15, 0, r0, c1, c0, 0
 | 
						|
 | 
						|
#ifdef CONFIG_DEBUG_LL
 | 
						|
	bl	debug_ll_init
 | 
						|
#endif
 | 
						|
 | 
						|
	/*
 | 
						|
	 * Now we are using the page table embedded in the Boot ROM.
 | 
						|
	 * It is not handy since it is not a straight mapped table for sLD3.
 | 
						|
	 * What we need to do next is to switch over to the page table in SPL.
 | 
						|
	 */
 | 
						|
	ldr	r3, =init_page_table	@ page table must be 16KB aligned
 | 
						|
 | 
						|
	/* Disable MMU and Dcache before switching Page Table */
 | 
						|
	mrc	p15, 0, r0, c1, c0, 0	@ SCTLR (System Control Register)
 | 
						|
	bic	r0, r0, #(CR_C | CR_M)	@ disable MMU and Dcache
 | 
						|
	mcr	p15, 0, r0, c1, c0, 0
 | 
						|
 | 
						|
	bl	enable_mmu
 | 
						|
 | 
						|
	bl	setup_init_ram		@ RAM area for temporary stack pointer
 | 
						|
 | 
						|
	mov	lr, r8			@ restore link
 | 
						|
	mov	pc, lr			@ back to my caller
 | 
						|
ENDPROC(lowlevel_init)
 | 
						|
 | 
						|
ENTRY(enable_mmu)
 | 
						|
	mrc	p15, 0, r0, c2, c0, 2	@ TTBCR (Translation Table Base Control Register)
 | 
						|
	bic	r0, r0, #0x37
 | 
						|
	orr	r0, r0, #0x20		@ disable TTBR1
 | 
						|
	mcr	p15, 0, r0, c2, c0, 2
 | 
						|
 | 
						|
	orr	r0, r3, #0x8		@ Outer Cacheability for table walks: WBWA
 | 
						|
	mcr	p15, 0, r0, c2, c0, 0   @ TTBR0
 | 
						|
 | 
						|
	mov	r0, #0
 | 
						|
	mcr	p15, 0, r0, c8, c7, 0	@ invalidate TLBs
 | 
						|
 | 
						|
	mov	r0, #-1			@ manager for all domains (No permission check)
 | 
						|
	mcr	p15, 0, r0, c3, c0, 0   @ DACR (Domain Access Control Register)
 | 
						|
 | 
						|
	dsb
 | 
						|
	isb
 | 
						|
	/*
 | 
						|
	 * MMU on:
 | 
						|
	 * TLBs was already invalidated in "../start.S"
 | 
						|
	 * So, we don't need to invalidate it here.
 | 
						|
	 */
 | 
						|
	mrc	p15, 0, r0, c1, c0, 0	@ SCTLR (System Control Register)
 | 
						|
	orr	r0, r0, #(CR_C | CR_M)	@ MMU and Dcache enable
 | 
						|
	mcr	p15, 0, r0, c1, c0, 0
 | 
						|
 | 
						|
	mov	pc, lr
 | 
						|
ENDPROC(enable_mmu)
 | 
						|
 | 
						|
/*
 | 
						|
 * For PH1-Pro4 or older SoCs, the size of WAY is 32KB.
 | 
						|
 * It is large enough for tmp RAM.
 | 
						|
 */
 | 
						|
#define BOOT_RAM_SIZE    (SZ_32K)
 | 
						|
#define BOOT_WAY_BITS    (0x00000100)   /* way 8 */
 | 
						|
 | 
						|
ENTRY(setup_init_ram)
 | 
						|
	/*
 | 
						|
	 * Touch to zero for the boot way
 | 
						|
	 */
 | 
						|
0:
 | 
						|
	/*
 | 
						|
	 * set SSCOQM, SSCOQAD, SSCOQSZ, SSCOQWN in this order
 | 
						|
	 */
 | 
						|
	ldr	r0, = 0x00408006	@ touch to zero with address range
 | 
						|
	ldr	r1, = SSCOQM
 | 
						|
	str	r0, [r1]
 | 
						|
	ldr	r0, = (CONFIG_SPL_STACK - BOOT_RAM_SIZE)	@ base address
 | 
						|
	ldr	r1, = SSCOQAD
 | 
						|
	str	r0, [r1]
 | 
						|
	ldr	r0, = BOOT_RAM_SIZE
 | 
						|
	ldr	r1, = SSCOQSZ
 | 
						|
	str	r0, [r1]
 | 
						|
	ldr	r0, = BOOT_WAY_BITS
 | 
						|
	ldr	r1, = SSCOQWN
 | 
						|
	str	r0, [r1]
 | 
						|
	ldr	r1, = SSCOPPQSEF
 | 
						|
	ldr	r0, [r1]
 | 
						|
	cmp	r0, #0			@ check if the command is successfully set
 | 
						|
	bne	0b			@ try again if an error occurs
 | 
						|
 | 
						|
	ldr	r1, = SSCOLPQS
 | 
						|
1:
 | 
						|
	ldr	r0, [r1]
 | 
						|
	cmp	r0, #0x4
 | 
						|
	bne	1b			@ wait until the operation is completed
 | 
						|
	str	r0, [r1]		@ clear the complete notification flag
 | 
						|
 | 
						|
	mov	pc, lr
 | 
						|
ENDPROC(setup_init_ram)
 |