mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-11-04 05:50:17 +00:00 
			
		
		
		
	Call the hardware-init function from QEMU from SPL. This allows the video BIOS to operate correctly. Create an x86-wide qemu.h header to avoid having to #ifdef the header in spl.c Signed-off-by: Simon Glass <sjg@chromium.org> Reviewed-by: Bin Meng <bmeng.cn@gmail.com> Tested-by: Bin Meng <bmeng.cn@gmail.com> # qemu-x86_64
		
			
				
	
	
		
			151 lines
		
	
	
		
			3.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			151 lines
		
	
	
		
			3.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
// SPDX-License-Identifier: GPL-2.0+
 | 
						|
/*
 | 
						|
 * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
 | 
						|
 */
 | 
						|
 | 
						|
#include <common.h>
 | 
						|
#include <cpu_func.h>
 | 
						|
#include <init.h>
 | 
						|
#include <pci.h>
 | 
						|
#include <qfw.h>
 | 
						|
#include <dm/platdata.h>
 | 
						|
#include <asm/irq.h>
 | 
						|
#include <asm/post.h>
 | 
						|
#include <asm/processor.h>
 | 
						|
#include <asm/arch/device.h>
 | 
						|
#include <asm/arch/qemu.h>
 | 
						|
 | 
						|
static bool i440fx;
 | 
						|
 | 
						|
#if CONFIG_IS_ENABLED(QFW_PIO)
 | 
						|
U_BOOT_DRVINFO(x86_qfw_pio) = {
 | 
						|
	.name = "qfw_pio",
 | 
						|
};
 | 
						|
#endif
 | 
						|
 | 
						|
static void enable_pm_piix(void)
 | 
						|
{
 | 
						|
	u8 en;
 | 
						|
	u16 cmd;
 | 
						|
 | 
						|
	/* Set the PM I/O base */
 | 
						|
	pci_write_config32(PIIX_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
 | 
						|
 | 
						|
	/* Enable access to the PM I/O space */
 | 
						|
	pci_read_config16(PIIX_PM, PCI_COMMAND, &cmd);
 | 
						|
	cmd |= PCI_COMMAND_IO;
 | 
						|
	pci_write_config16(PIIX_PM, PCI_COMMAND, cmd);
 | 
						|
 | 
						|
	/* PM I/O Space Enable (PMIOSE) */
 | 
						|
	pci_read_config8(PIIX_PM, PMREGMISC, &en);
 | 
						|
	en |= PMIOSE;
 | 
						|
	pci_write_config8(PIIX_PM, PMREGMISC, en);
 | 
						|
}
 | 
						|
 | 
						|
static void enable_pm_ich9(void)
 | 
						|
{
 | 
						|
	/* Set the PM I/O base */
 | 
						|
	pci_write_config32(ICH9_PM, PMBA, CONFIG_ACPI_PM1_BASE | 1);
 | 
						|
}
 | 
						|
 | 
						|
void qemu_chipset_init(void)
 | 
						|
{
 | 
						|
	u16 device, xbcs;
 | 
						|
	int pam, i;
 | 
						|
 | 
						|
	/*
 | 
						|
	 * i440FX and Q35 chipset have different PAM register offset, but with
 | 
						|
	 * the same bitfield layout. Here we determine the offset based on its
 | 
						|
	 * PCI device ID.
 | 
						|
	 */
 | 
						|
	pci_read_config16(PCI_BDF(0, 0, 0), PCI_DEVICE_ID, &device);
 | 
						|
	i440fx = (device == PCI_DEVICE_ID_INTEL_82441);
 | 
						|
	pam = i440fx ? I440FX_PAM : Q35_PAM;
 | 
						|
 | 
						|
	/*
 | 
						|
	 * Initialize Programmable Attribute Map (PAM) Registers
 | 
						|
	 *
 | 
						|
	 * Configure legacy segments C/D/E/F to system RAM
 | 
						|
	 */
 | 
						|
	for (i = 0; i < PAM_NUM; i++)
 | 
						|
		pci_write_config8(PCI_BDF(0, 0, 0), pam + i, PAM_RW);
 | 
						|
 | 
						|
	if (i440fx) {
 | 
						|
		/*
 | 
						|
		 * Enable legacy IDE I/O ports decode
 | 
						|
		 *
 | 
						|
		 * Note: QEMU always decode legacy IDE I/O port on PIIX chipset.
 | 
						|
		 * However Linux ata_piix driver does sanity check on these two
 | 
						|
		 * registers to see whether legacy ports decode is turned on.
 | 
						|
		 * This is to make Linux ata_piix driver happy.
 | 
						|
		 */
 | 
						|
		pci_write_config16(PIIX_IDE, IDE0_TIM, IDE_DECODE_EN);
 | 
						|
		pci_write_config16(PIIX_IDE, IDE1_TIM, IDE_DECODE_EN);
 | 
						|
 | 
						|
		/* Enable I/O APIC */
 | 
						|
		pci_read_config16(PIIX_ISA, XBCS, &xbcs);
 | 
						|
		xbcs |= APIC_EN;
 | 
						|
		pci_write_config16(PIIX_ISA, XBCS, xbcs);
 | 
						|
 | 
						|
		enable_pm_piix();
 | 
						|
	} else {
 | 
						|
		/* Configure PCIe ECAM base address */
 | 
						|
		pci_write_config32(PCI_BDF(0, 0, 0), PCIEX_BAR,
 | 
						|
				   CONFIG_PCIE_ECAM_BASE | BAR_EN);
 | 
						|
 | 
						|
		enable_pm_ich9();
 | 
						|
	}
 | 
						|
}
 | 
						|
 | 
						|
#if CONFIG_IS_ENABLED(X86_32BIT_INIT)
 | 
						|
int arch_cpu_init(void)
 | 
						|
{
 | 
						|
	post_code(POST_CPU_INIT);
 | 
						|
 | 
						|
	return x86_cpu_init_f();
 | 
						|
}
 | 
						|
 | 
						|
int checkcpu(void)
 | 
						|
{
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
int print_cpuinfo(void)
 | 
						|
{
 | 
						|
	post_code(POST_CPU_INFO);
 | 
						|
	return default_print_cpuinfo();
 | 
						|
}
 | 
						|
#endif
 | 
						|
 | 
						|
int arch_early_init_r(void)
 | 
						|
{
 | 
						|
	qemu_chipset_init();
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
#ifdef CONFIG_GENERATE_MP_TABLE
 | 
						|
int mp_determine_pci_dstirq(int bus, int dev, int func, int pirq)
 | 
						|
{
 | 
						|
	u8 irq;
 | 
						|
 | 
						|
	if (i440fx) {
 | 
						|
		/*
 | 
						|
		 * Not like most x86 platforms, the PIRQ[A-D] on PIIX3 are not
 | 
						|
		 * connected to I/O APIC INTPIN#16-19. Instead they are routed
 | 
						|
		 * to an irq number controled by the PIRQ routing register.
 | 
						|
		 */
 | 
						|
		pci_read_config8(PCI_BDF(bus, dev, func),
 | 
						|
				 PCI_INTERRUPT_LINE, &irq);
 | 
						|
	} else {
 | 
						|
		/*
 | 
						|
		 * ICH9's PIRQ[A-H] are not consecutive numbers from 0 to 7.
 | 
						|
		 * PIRQ[A-D] still maps to [0-3] but PIRQ[E-H] maps to [8-11].
 | 
						|
		 */
 | 
						|
		irq = pirq < 8 ? pirq + 16 : pirq + 12;
 | 
						|
	}
 | 
						|
 | 
						|
	return irq;
 | 
						|
}
 | 
						|
#endif
 |