mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-10-31 20:18:18 +00:00 
			
		
		
		
	Change is consistent with other SOCs and it is in preparation for adding SOMs. SOC's related files are moved from cpu/ to mach-imx/<SOC>. This change is also coherent with the structure in kernel. Signed-off-by: Stefano Babic <sbabic@denx.de> CC: Fabio Estevam <fabio.estevam@nxp.com> CC: Akshay Bhat <akshaybhat@timesys.com> CC: Ken Lin <Ken.Lin@advantech.com.tw> CC: Marek Vasut <marek.vasut@gmail.com> CC: Heiko Schocher <hs@denx.de> CC: "Sébastien Szymanski" <sebastien.szymanski@armadeus.com> CC: Christian Gmeiner <christian.gmeiner@gmail.com> CC: Stefan Roese <sr@denx.de> CC: Patrick Bruenn <p.bruenn@beckhoff.com> CC: Troy Kisky <troy.kisky@boundarydevices.com> CC: Nikita Kiryanov <nikita@compulab.co.il> CC: Otavio Salvador <otavio@ossystems.com.br> CC: "Eric Bénard" <eric@eukrea.com> CC: Jagan Teki <jagan@amarulasolutions.com> CC: Ye Li <ye.li@nxp.com> CC: Peng Fan <peng.fan@nxp.com> CC: Adrian Alonso <adrian.alonso@nxp.com> CC: Alison Wang <b18965@freescale.com> CC: Tim Harvey <tharvey@gateworks.com> CC: Martin Donnelly <martin.donnelly@ge.com> CC: Marcin Niestroj <m.niestroj@grinn-global.com> CC: Lukasz Majewski <lukma@denx.de> CC: Adam Ford <aford173@gmail.com> CC: "Albert ARIBAUD (3ADEV)" <albert.aribaud@3adev.fr> CC: Boris Brezillon <boris.brezillon@free-electrons.com> CC: Soeren Moch <smoch@web.de> CC: Richard Hu <richard.hu@technexion.com> CC: Wig Cheng <wig.cheng@technexion.com> CC: Vanessa Maegima <vanessa.maegima@nxp.com> CC: Max Krummenacher <max.krummenacher@toradex.com> CC: Stefan Agner <stefan.agner@toradex.com> CC: Markus Niebel <Markus.Niebel@tq-group.com> CC: Breno Lima <breno.lima@nxp.com> CC: Francesco Montefoschi <francesco.montefoschi@udoo.org> CC: Jaehoon Chung <jh80.chung@samsung.com> CC: Scott Wood <oss@buserror.net> CC: Joe Hershberger <joe.hershberger@ni.com> CC: Anatolij Gustschin <agust@denx.de> CC: Simon Glass <sjg@chromium.org> CC: "Andrew F. Davis" <afd@ti.com> CC: "Łukasz Majewski" <l.majewski@samsung.com> CC: Patrice Chotard <patrice.chotard@st.com> CC: Nobuhiro Iwamatsu <iwamatsu@nigauri.org> CC: Hans de Goede <hdegoede@redhat.com> CC: Masahiro Yamada <yamada.masahiro@socionext.com> CC: Stephen Warren <swarren@nvidia.com> CC: Andre Przywara <andre.przywara@arm.com> CC: "Álvaro Fernández Rojas" <noltari@gmail.com> CC: York Sun <york.sun@nxp.com> CC: Xiaoliang Yang <xiaoliang.yang@nxp.com> CC: Chen-Yu Tsai <wens@csie.org> CC: George McCollister <george.mccollister@gmail.com> CC: Sven Ebenfeld <sven.ebenfeld@gmail.com> CC: Filip Brozovic <fbrozovic@gmail.com> CC: Petr Kulhavy <brain@jikos.cz> CC: Eric Nelson <eric@nelint.com> CC: Bai Ping <ping.bai@nxp.com> CC: Anson Huang <Anson.Huang@nxp.com> CC: Sanchayan Maity <maitysanchayan@gmail.com> CC: Lokesh Vutla <lokeshvutla@ti.com> CC: Patrick Delaunay <patrick.delaunay@st.com> CC: Gary Bisson <gary.bisson@boundarydevices.com> CC: Alexander Graf <agraf@suse.de> CC: u-boot@lists.denx.de Reviewed-by: Fabio Estevam <fabio.estevam@nxp.com> Reviewed-by: Christian Gmeiner <christian.gmeiner@gmail.com>
		
			
				
	
	
		
			117 lines
		
	
	
		
			3.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			117 lines
		
	
	
		
			3.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * (C) Copyright 2009
 | |
|  * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
 | |
|  *
 | |
|  * SPDX-License-Identifier:	GPL-2.0+
 | |
|  */
 | |
| 
 | |
| #ifndef _SYS_PROTO_H_
 | |
| #define _SYS_PROTO_H_
 | |
| 
 | |
| #include <asm/io.h>
 | |
| #include <asm/mach-imx/regs-common.h>
 | |
| #include <common.h>
 | |
| #include "../arch-imx/cpu.h"
 | |
| 
 | |
| #define soc_rev() (get_cpu_rev() & 0xFF)
 | |
| #define is_soc_rev(rev) (soc_rev() == rev)
 | |
| 
 | |
| /* returns MXC_CPU_ value */
 | |
| #define cpu_type(rev) (((rev) >> 12) & 0xff)
 | |
| #define soc_type(rev) (((rev) >> 12) & 0xf0)
 | |
| /* both macros return/take MXC_CPU_ constants */
 | |
| #define get_cpu_type() (cpu_type(get_cpu_rev()))
 | |
| #define get_soc_type() (soc_type(get_cpu_rev()))
 | |
| #define is_cpu_type(cpu) (get_cpu_type() == cpu)
 | |
| #define is_soc_type(soc) (get_soc_type() == soc)
 | |
| 
 | |
| #define is_mx6() (is_soc_type(MXC_SOC_MX6))
 | |
| #define is_mx7() (is_soc_type(MXC_SOC_MX7))
 | |
| 
 | |
| #define is_mx6dqp() (is_cpu_type(MXC_CPU_MX6QP) || is_cpu_type(MXC_CPU_MX6DP))
 | |
| #define is_mx6dq() (is_cpu_type(MXC_CPU_MX6Q) || is_cpu_type(MXC_CPU_MX6D))
 | |
| #define is_mx6sdl() (is_cpu_type(MXC_CPU_MX6SOLO) || is_cpu_type(MXC_CPU_MX6DL))
 | |
| #define is_mx6dl() (is_cpu_type(MXC_CPU_MX6DL))
 | |
| #define is_mx6sx() (is_cpu_type(MXC_CPU_MX6SX))
 | |
| #define is_mx6sl() (is_cpu_type(MXC_CPU_MX6SL))
 | |
| #define is_mx6solo() (is_cpu_type(MXC_CPU_MX6SOLO))
 | |
| #define is_mx6ul() (is_cpu_type(MXC_CPU_MX6UL))
 | |
| #define is_mx6ull() (is_cpu_type(MXC_CPU_MX6ULL))
 | |
| #define is_mx6sll() (is_cpu_type(MXC_CPU_MX6SLL))
 | |
| 
 | |
| #define is_mx7ulp() (is_cpu_type(MXC_CPU_MX7ULP))
 | |
| 
 | |
| #ifdef CONFIG_MX6
 | |
| #define IMX6_SRC_GPR10_BMODE		BIT(28)
 | |
| 
 | |
| #define IMX6_BMODE_MASK			GENMASK(7, 0)
 | |
| #define	IMX6_BMODE_SHIFT		4
 | |
| #define IMX6_BMODE_EMI_MASK		BIT(3)
 | |
| #define IMX6_BMODE_EMI_SHIFT		3
 | |
| #define IMX6_BMODE_SERIAL_ROM_MASK	GENMASK(26, 24)
 | |
| #define IMX6_BMODE_SERIAL_ROM_SHIFT	24
 | |
| 
 | |
| enum imx6_bmode_serial_rom {
 | |
| 	IMX6_BMODE_ECSPI1,
 | |
| 	IMX6_BMODE_ECSPI2,
 | |
| 	IMX6_BMODE_ECSPI3,
 | |
| 	IMX6_BMODE_ECSPI4,
 | |
| 	IMX6_BMODE_ECSPI5,
 | |
| 	IMX6_BMODE_I2C1,
 | |
| 	IMX6_BMODE_I2C2,
 | |
| 	IMX6_BMODE_I2C3,
 | |
| };
 | |
| 
 | |
| enum imx6_bmode_emi {
 | |
| 	IMX6_BMODE_ONENAND,
 | |
| 	IMX6_BMODE_NOR,
 | |
| };
 | |
| 
 | |
| enum imx6_bmode {
 | |
| 	IMX6_BMODE_EMI,
 | |
| 	IMX6_BMODE_UART,
 | |
| 	IMX6_BMODE_SATA,
 | |
| 	IMX6_BMODE_SERIAL_ROM,
 | |
| 	IMX6_BMODE_SD,
 | |
| 	IMX6_BMODE_ESD,
 | |
| 	IMX6_BMODE_MMC,
 | |
| 	IMX6_BMODE_EMMC,
 | |
| 	IMX6_BMODE_NAND,
 | |
| };
 | |
| 
 | |
| static inline u8 imx6_is_bmode_from_gpr9(void)
 | |
| {
 | |
| 	return readl(&src_base->gpr10) & IMX6_SRC_GPR10_BMODE;
 | |
| }
 | |
| 
 | |
| u32 imx6_src_get_boot_mode(void);
 | |
| #endif /* CONFIG_MX6 */
 | |
| 
 | |
| u32 get_nr_cpus(void);
 | |
| u32 get_cpu_rev(void);
 | |
| u32 get_cpu_speed_grade_hz(void);
 | |
| u32 get_cpu_temp_grade(int *minc, int *maxc);
 | |
| const char *get_imx_type(u32 imxtype);
 | |
| u32 imx_ddr_size(void);
 | |
| void sdelay(unsigned long);
 | |
| void set_chipselect_size(int const);
 | |
| 
 | |
| void init_aips(void);
 | |
| void init_src(void);
 | |
| void imx_set_wdog_powerdown(bool enable);
 | |
| 
 | |
| /*
 | |
|  * Initializes on-chip ethernet controllers.
 | |
|  * to override, implement board_eth_init()
 | |
|  */
 | |
| int fecmxc_initialize(bd_t *bis);
 | |
| u32 get_ahb_clk(void);
 | |
| u32 get_periph_clk(void);
 | |
| 
 | |
| void lcdif_power_down(void);
 | |
| 
 | |
| int mxs_reset_block(struct mxs_register_32 *reg);
 | |
| int mxs_wait_mask_set(struct mxs_register_32 *reg, u32 mask, u32 timeout);
 | |
| int mxs_wait_mask_clr(struct mxs_register_32 *reg, u32 mask, u32 timeout);
 | |
| #endif
 |