mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-11-04 05:50:17 +00:00 
			
		
		
		
	Convert reset manager for Gen5, Arria 10 and Stratix 10 from struct to defines. Change to get reset manager base address from DT node instead of using #define. spl_early_init() initializes the DT setup. So, move spl_early_init() to beginning of function and before get base address from DT. Signed-off-by: Ley Foon Tan <ley.foon.tan@intel.com> Reviewed-by: Simon Goldschmidt <simon.k.r.goldschmidt@gmail.com>
		
			
				
	
	
		
			47 lines
		
	
	
		
			1.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			47 lines
		
	
	
		
			1.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/* SPDX-License-Identifier: GPL-2.0 */
 | 
						|
/*
 | 
						|
 * Copyright (C) 2016-2017 Intel Corporation
 | 
						|
 */
 | 
						|
 | 
						|
#ifndef _SOCFPGA_MISC_H_
 | 
						|
#define _SOCFPGA_MISC_H_
 | 
						|
 | 
						|
#include <asm/sections.h>
 | 
						|
 | 
						|
void dwmac_deassert_reset(const unsigned int of_reset_id, const u32 phymode);
 | 
						|
 | 
						|
struct bsel {
 | 
						|
	const char	*mode;
 | 
						|
	const char	*name;
 | 
						|
};
 | 
						|
 | 
						|
extern struct bsel bsel_str[];
 | 
						|
 | 
						|
#ifdef CONFIG_FPGA
 | 
						|
void socfpga_fpga_add(void *fpga_desc);
 | 
						|
#else
 | 
						|
inline void socfpga_fpga_add(void *fpga_desc) {}
 | 
						|
#endif
 | 
						|
 | 
						|
#ifdef CONFIG_TARGET_SOCFPGA_GEN5
 | 
						|
void socfpga_sdram_remap_zero(void);
 | 
						|
static inline bool socfpga_is_booting_from_fpga(void)
 | 
						|
{
 | 
						|
	if ((__image_copy_start >= (char *)SOCFPGA_FPGA_SLAVES_ADDRESS) &&
 | 
						|
	    (__image_copy_start < (char *)SOCFPGA_STM_ADDRESS))
 | 
						|
		return true;
 | 
						|
	return false;
 | 
						|
}
 | 
						|
#endif
 | 
						|
 | 
						|
#ifdef CONFIG_TARGET_SOCFPGA_ARRIA10
 | 
						|
void socfpga_init_security_policies(void);
 | 
						|
void socfpga_sdram_remap_zero(void);
 | 
						|
#endif
 | 
						|
 | 
						|
void do_bridge_reset(int enable, unsigned int mask);
 | 
						|
void socfpga_pl310_clear(void);
 | 
						|
void socfpga_get_managers_addr(void);
 | 
						|
 | 
						|
#endif /* _SOCFPGA_MISC_H_ */
 |