mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-11-03 21:48:15 +00:00 
			
		
		
		
	Currently driver supports only version 1 and 2. Version 5 has slightly different registers structure Signed-off-by: Dzmitry Sankouski <dsankouski@gmail.com> Cc: Ramon Fried <rfried.dev@gmail.com> Cc: Tom Rini <trini@konsulko.com>
		
			
				
	
	
		
			254 lines
		
	
	
		
			6.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			254 lines
		
	
	
		
			6.2 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
// SPDX-License-Identifier: BSD-3-Clause
 | 
						|
/*
 | 
						|
 * Qualcomm SPMI bus driver
 | 
						|
 *
 | 
						|
 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
 | 
						|
 *
 | 
						|
 * Loosely based on Little Kernel driver
 | 
						|
 */
 | 
						|
 | 
						|
#include <common.h>
 | 
						|
#include <dm.h>
 | 
						|
#include <errno.h>
 | 
						|
#include <fdtdec.h>
 | 
						|
#include <asm/global_data.h>
 | 
						|
#include <asm/io.h>
 | 
						|
#include <dm/device_compat.h>
 | 
						|
#include <spmi/spmi.h>
 | 
						|
 | 
						|
DECLARE_GLOBAL_DATA_PTR;
 | 
						|
 | 
						|
/* PMIC Arbiter configuration registers */
 | 
						|
#define PMIC_ARB_VERSION 0x0000
 | 
						|
#define PMIC_ARB_VERSION_V2_MIN 0x20010000
 | 
						|
#define PMIC_ARB_VERSION_V3_MIN 0x30000000
 | 
						|
#define PMIC_ARB_VERSION_V5_MIN 0x50000000
 | 
						|
 | 
						|
#define APID_MAP_OFFSET_V1_V2_V3 (0x800)
 | 
						|
#define APID_MAP_OFFSET_V5 (0x900)
 | 
						|
#define ARB_CHANNEL_OFFSET(n) (0x4 * (n))
 | 
						|
#define SPMI_CH_OFFSET(chnl) ((chnl) * 0x8000)
 | 
						|
#define SPMI_V5_OBS_CH_OFFSET(chnl) ((chnl) * 0x80)
 | 
						|
#define SPMI_V5_RW_CH_OFFSET(chnl) ((chnl) * 0x10000)
 | 
						|
 | 
						|
#define SPMI_REG_CMD0 0x0
 | 
						|
#define SPMI_REG_CONFIG 0x4
 | 
						|
#define SPMI_REG_STATUS 0x8
 | 
						|
#define SPMI_REG_WDATA 0x10
 | 
						|
#define SPMI_REG_RDATA 0x18
 | 
						|
 | 
						|
#define SPMI_CMD_OPCODE_SHIFT 27
 | 
						|
#define SPMI_CMD_SLAVE_ID_SHIFT 20
 | 
						|
#define SPMI_CMD_ADDR_SHIFT 12
 | 
						|
#define SPMI_CMD_ADDR_OFFSET_SHIFT 4
 | 
						|
#define SPMI_CMD_BYTE_CNT_SHIFT 0
 | 
						|
 | 
						|
#define SPMI_CMD_EXT_REG_WRITE_LONG 0x00
 | 
						|
#define SPMI_CMD_EXT_REG_READ_LONG 0x01
 | 
						|
 | 
						|
#define SPMI_STATUS_DONE 0x1
 | 
						|
 | 
						|
#define SPMI_MAX_CHANNELS 128
 | 
						|
#define SPMI_MAX_SLAVES 16
 | 
						|
#define SPMI_MAX_PERIPH 256
 | 
						|
 | 
						|
enum arb_ver {
 | 
						|
	V1 = 1,
 | 
						|
	V2,
 | 
						|
	V3,
 | 
						|
	V5 = 5
 | 
						|
};
 | 
						|
 | 
						|
/*
 | 
						|
 * PMIC arbiter version 5 uses different register offsets for read/write vs
 | 
						|
 * observer channels.
 | 
						|
 */
 | 
						|
enum pmic_arb_channel {
 | 
						|
	PMIC_ARB_CHANNEL_RW,
 | 
						|
	PMIC_ARB_CHANNEL_OBS,
 | 
						|
};
 | 
						|
 | 
						|
struct msm_spmi_priv {
 | 
						|
	phys_addr_t arb_chnl;  /* ARB channel mapping base */
 | 
						|
	phys_addr_t spmi_core; /* SPMI core */
 | 
						|
	phys_addr_t spmi_obs;  /* SPMI observer */
 | 
						|
	/* SPMI channel map */
 | 
						|
	uint8_t channel_map[SPMI_MAX_SLAVES][SPMI_MAX_PERIPH];
 | 
						|
	/* SPMI bus arbiter version */
 | 
						|
	u32 arb_ver;
 | 
						|
};
 | 
						|
 | 
						|
static int msm_spmi_write(struct udevice *dev, int usid, int pid, int off,
 | 
						|
			  uint8_t val)
 | 
						|
{
 | 
						|
	struct msm_spmi_priv *priv = dev_get_priv(dev);
 | 
						|
	unsigned channel;
 | 
						|
	unsigned int ch_offset;
 | 
						|
	uint32_t reg = 0;
 | 
						|
 | 
						|
	if (usid >= SPMI_MAX_SLAVES)
 | 
						|
		return -EIO;
 | 
						|
	if (pid >= SPMI_MAX_PERIPH)
 | 
						|
		return -EIO;
 | 
						|
 | 
						|
	channel = priv->channel_map[usid][pid];
 | 
						|
 | 
						|
	/* Disable IRQ mode for the current channel*/
 | 
						|
	writel(0x0,
 | 
						|
	       priv->spmi_core + SPMI_CH_OFFSET(channel) + SPMI_REG_CONFIG);
 | 
						|
 | 
						|
	/* Write single byte */
 | 
						|
	writel(val, priv->spmi_core + SPMI_CH_OFFSET(channel) + SPMI_REG_WDATA);
 | 
						|
 | 
						|
	/* Prepare write command */
 | 
						|
	reg |= SPMI_CMD_EXT_REG_WRITE_LONG << SPMI_CMD_OPCODE_SHIFT;
 | 
						|
	reg |= (usid << SPMI_CMD_SLAVE_ID_SHIFT);
 | 
						|
	reg |= (pid << SPMI_CMD_ADDR_SHIFT);
 | 
						|
	reg |= (off << SPMI_CMD_ADDR_OFFSET_SHIFT);
 | 
						|
	reg |= 1; /* byte count */
 | 
						|
 | 
						|
	if (priv->arb_ver == V5)
 | 
						|
		ch_offset = SPMI_V5_RW_CH_OFFSET(channel);
 | 
						|
	else
 | 
						|
		ch_offset = SPMI_CH_OFFSET(channel);
 | 
						|
 | 
						|
	/* Send write command */
 | 
						|
	writel(reg, priv->spmi_core + SPMI_CH_OFFSET(channel) + SPMI_REG_CMD0);
 | 
						|
 | 
						|
	/* Wait till CMD DONE status */
 | 
						|
	reg = 0;
 | 
						|
	while (!reg) {
 | 
						|
		reg = readl(priv->spmi_core + SPMI_CH_OFFSET(channel) +
 | 
						|
			    SPMI_REG_STATUS);
 | 
						|
	}
 | 
						|
 | 
						|
	if (reg ^ SPMI_STATUS_DONE) {
 | 
						|
		printf("SPMI write failure.\n");
 | 
						|
		return -EIO;
 | 
						|
	}
 | 
						|
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static int msm_spmi_read(struct udevice *dev, int usid, int pid, int off)
 | 
						|
{
 | 
						|
	struct msm_spmi_priv *priv = dev_get_priv(dev);
 | 
						|
	unsigned channel;
 | 
						|
	unsigned int ch_offset;
 | 
						|
	uint32_t reg = 0;
 | 
						|
 | 
						|
	if (usid >= SPMI_MAX_SLAVES)
 | 
						|
		return -EIO;
 | 
						|
	if (pid >= SPMI_MAX_PERIPH)
 | 
						|
		return -EIO;
 | 
						|
 | 
						|
	channel = priv->channel_map[usid][pid];
 | 
						|
 | 
						|
	if (priv->arb_ver == V5)
 | 
						|
		ch_offset = SPMI_V5_OBS_CH_OFFSET(channel);
 | 
						|
	else
 | 
						|
		ch_offset = SPMI_CH_OFFSET(channel);
 | 
						|
 | 
						|
	/* Disable IRQ mode for the current channel*/
 | 
						|
	writel(0x0, priv->spmi_obs + ch_offset + SPMI_REG_CONFIG);
 | 
						|
 | 
						|
	/* Prepare read command */
 | 
						|
	reg |= SPMI_CMD_EXT_REG_READ_LONG << SPMI_CMD_OPCODE_SHIFT;
 | 
						|
	reg |= (usid << SPMI_CMD_SLAVE_ID_SHIFT);
 | 
						|
	reg |= (pid << SPMI_CMD_ADDR_SHIFT);
 | 
						|
	reg |= (off << SPMI_CMD_ADDR_OFFSET_SHIFT);
 | 
						|
	reg |= 1; /* byte count */
 | 
						|
 | 
						|
	/* Request read */
 | 
						|
	writel(reg, priv->spmi_obs + ch_offset + SPMI_REG_CMD0);
 | 
						|
 | 
						|
	/* Wait till CMD DONE status */
 | 
						|
	reg = 0;
 | 
						|
	while (!reg) {
 | 
						|
		reg = readl(priv->spmi_obs + ch_offset + SPMI_REG_STATUS);
 | 
						|
	}
 | 
						|
 | 
						|
	if (reg ^ SPMI_STATUS_DONE) {
 | 
						|
		printf("SPMI read failure.\n");
 | 
						|
		return -EIO;
 | 
						|
	}
 | 
						|
 | 
						|
	/* Read the data */
 | 
						|
	return readl(priv->spmi_obs + ch_offset +
 | 
						|
				SPMI_REG_RDATA) & 0xFF;
 | 
						|
}
 | 
						|
 | 
						|
static struct dm_spmi_ops msm_spmi_ops = {
 | 
						|
	.read = msm_spmi_read,
 | 
						|
	.write = msm_spmi_write,
 | 
						|
};
 | 
						|
 | 
						|
static int msm_spmi_probe(struct udevice *dev)
 | 
						|
{
 | 
						|
	struct msm_spmi_priv *priv = dev_get_priv(dev);
 | 
						|
	phys_addr_t config_addr;
 | 
						|
	u32 hw_ver;
 | 
						|
	u32 version;
 | 
						|
	int i;
 | 
						|
	int err;
 | 
						|
 | 
						|
	config_addr = dev_read_addr_index(dev, 0);
 | 
						|
	priv->spmi_core = dev_read_addr_index(dev, 1);
 | 
						|
	priv->spmi_obs = dev_read_addr_index(dev, 2);
 | 
						|
 | 
						|
	hw_ver = readl(config_addr + PMIC_ARB_VERSION);
 | 
						|
 | 
						|
	if (hw_ver < PMIC_ARB_VERSION_V3_MIN) {
 | 
						|
		priv->arb_ver = V2;
 | 
						|
		version = 2;
 | 
						|
		priv->arb_chnl = config_addr + APID_MAP_OFFSET_V1_V2_V3;
 | 
						|
	} else if (hw_ver < PMIC_ARB_VERSION_V5_MIN) {
 | 
						|
		priv->arb_ver = V3;
 | 
						|
		version = 3;
 | 
						|
		priv->arb_chnl = config_addr + APID_MAP_OFFSET_V1_V2_V3;
 | 
						|
	} else {
 | 
						|
		priv->arb_ver = V5;
 | 
						|
		version = 5;
 | 
						|
		priv->arb_chnl = config_addr + APID_MAP_OFFSET_V5;
 | 
						|
 | 
						|
		if (err) {
 | 
						|
			dev_err(dev, "could not read APID->PPID mapping table, rc= %d\n", err);
 | 
						|
			return -1;
 | 
						|
		}
 | 
						|
	}
 | 
						|
 | 
						|
	dev_dbg(dev, "PMIC Arb Version-%d (0x%x)\n", version, hw_ver);
 | 
						|
 | 
						|
	if (priv->arb_chnl == FDT_ADDR_T_NONE ||
 | 
						|
	    priv->spmi_core == FDT_ADDR_T_NONE ||
 | 
						|
	    priv->spmi_obs == FDT_ADDR_T_NONE)
 | 
						|
		return -EINVAL;
 | 
						|
 | 
						|
	dev_dbg(dev, "priv->arb_chnl address (%llu)\n", priv->arb_chnl);
 | 
						|
	dev_dbg(dev, "priv->spmi_core address (%llu)\n", priv->spmi_core);
 | 
						|
	dev_dbg(dev, "priv->spmi_obs address (%llu)\n", priv->spmi_obs);
 | 
						|
	/* Scan peripherals connected to each SPMI channel */
 | 
						|
	for (i = 0; i < SPMI_MAX_PERIPH; i++) {
 | 
						|
		uint32_t periph = readl(priv->arb_chnl + ARB_CHANNEL_OFFSET(i));
 | 
						|
		uint8_t slave_id = (periph & 0xf0000) >> 16;
 | 
						|
		uint8_t pid = (periph & 0xff00) >> 8;
 | 
						|
 | 
						|
		priv->channel_map[slave_id][pid] = i;
 | 
						|
	}
 | 
						|
	return 0;
 | 
						|
}
 | 
						|
 | 
						|
static const struct udevice_id msm_spmi_ids[] = {
 | 
						|
	{ .compatible = "qcom,spmi-pmic-arb" },
 | 
						|
	{ }
 | 
						|
};
 | 
						|
 | 
						|
U_BOOT_DRIVER(msm_spmi) = {
 | 
						|
	.name = "msm_spmi",
 | 
						|
	.id = UCLASS_SPMI,
 | 
						|
	.of_match = msm_spmi_ids,
 | 
						|
	.ops = &msm_spmi_ops,
 | 
						|
	.probe = msm_spmi_probe,
 | 
						|
	.priv_auto = sizeof(struct msm_spmi_priv),
 | 
						|
};
 |