mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-10-31 12:08:19 +00:00 
			
		
		
		
	Add clock controller driver for NPCM750 Signed-off-by: Jim Liu <JJLIU0@nuvoton.com> Signed-off-by: Stanley Chu <yschu@nuvoton.com> Reviewed-by: Sean Anderson <seanga2@gmail.com>
		
			
				
	
	
		
			96 lines
		
	
	
		
			2.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			96 lines
		
	
	
		
			2.9 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0+
 | |
| /*
 | |
|  * Copyright (c) 2021 Nuvoton Technology Corp.
 | |
|  */
 | |
| 
 | |
| #include <dm.h>
 | |
| #include <dt-bindings/clock/nuvoton,npcm7xx-clock.h>
 | |
| #include "clk_npcm.h"
 | |
| 
 | |
| /* Parent clock map */
 | |
| static const struct parent_data pll_parents[] = {
 | |
| 	{NPCM7XX_CLK_PLL0, 0},
 | |
| 	{NPCM7XX_CLK_PLL1, 1},
 | |
| 	{NPCM7XX_CLK_REFCLK, 2},
 | |
| 	{NPCM7XX_CLK_PLL2DIV2, 3}
 | |
| };
 | |
| 
 | |
| static const struct parent_data cpuck_parents[] = {
 | |
| 	{NPCM7XX_CLK_PLL0, 0},
 | |
| 	{NPCM7XX_CLK_PLL1, 1},
 | |
| 	{NPCM7XX_CLK_REFCLK, 2},
 | |
| };
 | |
| 
 | |
| static const struct parent_data apb_parent[] = {{NPCM7XX_CLK_AHB, 0}};
 | |
| 
 | |
| static struct npcm_clk_pll npcm7xx_clk_plls[] = {
 | |
| 	{NPCM7XX_CLK_PLL0, NPCM7XX_CLK_REFCLK, PLLCON0, 0},
 | |
| 	{NPCM7XX_CLK_PLL1, NPCM7XX_CLK_REFCLK, PLLCON1, 0},
 | |
| 	{NPCM7XX_CLK_PLL2, NPCM7XX_CLK_REFCLK, PLLCON2, 0},
 | |
| 	{NPCM7XX_CLK_PLL2DIV2, NPCM7XX_CLK_REFCLK, PLLCON2, POST_DIV2}
 | |
| };
 | |
| 
 | |
| static struct npcm_clk_select npcm7xx_clk_selectors[] = {
 | |
| 	{NPCM7XX_CLK_AHB, cpuck_parents, CLKSEL, NPCM7XX_CPUCKSEL, 3, 0},
 | |
| 	{NPCM7XX_CLK_APB2, apb_parent, 0, 0, 1, FIXED_PARENT},
 | |
| 	{NPCM7XX_CLK_APB5, apb_parent, 0, 0, 1, FIXED_PARENT},
 | |
| 	{NPCM7XX_CLK_SPI0, apb_parent, 0, 0, 1, FIXED_PARENT},
 | |
| 	{NPCM7XX_CLK_SPI3, apb_parent, 0, 0, 1, FIXED_PARENT},
 | |
| 	{NPCM7XX_CLK_SPIX, apb_parent, 0, 0, 1, FIXED_PARENT},
 | |
| 	{NPCM7XX_CLK_UART, pll_parents, CLKSEL, UARTCKSEL, 4, 0},
 | |
| 	{NPCM7XX_CLK_TIMER, pll_parents, CLKSEL, TIMCKSEL, 4, 0},
 | |
| 	{NPCM7XX_CLK_SDHC, pll_parents, CLKSEL, SDCKSEL, 4, 0}
 | |
| };
 | |
| 
 | |
| static struct npcm_clk_div npcm7xx_clk_dividers[] = {
 | |
| 	{NPCM7XX_CLK_AHB, CLKDIV1, CLK4DIV, DIV_TYPE1 | PRE_DIV2},
 | |
| 	{NPCM7XX_CLK_APB2, CLKDIV2, APB2CKDIV, DIV_TYPE2},
 | |
| 	{NPCM7XX_CLK_APB5, CLKDIV2, APB5CKDIV, DIV_TYPE2},
 | |
| 	{NPCM7XX_CLK_SPI0, CLKDIV3, SPI0CKDIV, DIV_TYPE1},
 | |
| 	{NPCM7XX_CLK_SPI3, CLKDIV1, SPI3CKDIV, DIV_TYPE1},
 | |
| 	{NPCM7XX_CLK_SPIX, CLKDIV3, SPIXCKDIV, DIV_TYPE1},
 | |
| 	{NPCM7XX_CLK_UART, CLKDIV1, UARTDIV1, DIV_TYPE1},
 | |
| 	{NPCM7XX_CLK_TIMER, CLKDIV1, TIMCKDIV, DIV_TYPE2},
 | |
| 	{NPCM7XX_CLK_SDHC, CLKDIV1, MMCCKDIV, DIV_TYPE1}
 | |
| };
 | |
| 
 | |
| static struct npcm_clk_data npcm7xx_clk_data = {
 | |
| 	.clk_plls = npcm7xx_clk_plls,
 | |
| 	.num_plls = ARRAY_SIZE(npcm7xx_clk_plls),
 | |
| 	.clk_selectors = npcm7xx_clk_selectors,
 | |
| 	.num_selectors = ARRAY_SIZE(npcm7xx_clk_selectors),
 | |
| 	.clk_dividers = npcm7xx_clk_dividers,
 | |
| 	.num_dividers = ARRAY_SIZE(npcm7xx_clk_dividers),
 | |
| 	.refclk_id = NPCM7XX_CLK_REFCLK,
 | |
| 	.pll0_id = NPCM7XX_CLK_PLL0,
 | |
| };
 | |
| 
 | |
| static int npcm7xx_clk_probe(struct udevice *dev)
 | |
| {
 | |
| 	struct npcm_clk_priv *priv = dev_get_priv(dev);
 | |
| 
 | |
| 	priv->base = dev_read_addr_ptr(dev);
 | |
| 	if (!priv->base)
 | |
| 		return -EINVAL;
 | |
| 
 | |
| 	priv->clk_data = &npcm7xx_clk_data;
 | |
| 	priv->num_clks = NPCM7XX_NUM_CLOCKS;
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| static const struct udevice_id npcm7xx_clk_ids[] = {
 | |
| 	{ .compatible = "nuvoton,npcm750-clk" },
 | |
| 	{ }
 | |
| };
 | |
| 
 | |
| U_BOOT_DRIVER(clk_npcm) = {
 | |
| 	.name           = "clk_npcm",
 | |
| 	.id             = UCLASS_CLK,
 | |
| 	.of_match       = npcm7xx_clk_ids,
 | |
| 	.ops            = &npcm_clk_ops,
 | |
| 	.priv_auto	= sizeof(struct npcm_clk_priv),
 | |
| 	.probe          = npcm7xx_clk_probe,
 | |
| 	.flags = DM_FLAG_PRE_RELOC,
 | |
| };
 |