mirror of
				https://github.com/smaeul/u-boot.git
				synced 2025-10-31 12:08:19 +00:00 
			
		
		
		
	Since mvpp2 is using the new mdio driver and the cp110 has been synced with the linux upstream, the mdio has to enabled in the device tree file. This is missing for some device tree files and therefore the network cards do not come online. Signed-off-by: Sven Auhagen <sven.auhagen@voleatech.de> Reviewed-by: Stefan Roese <sr@denx.de>
		
			
				
	
	
		
			288 lines
		
	
	
		
			5.0 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
			
		
		
	
	
			288 lines
		
	
	
		
			5.0 KiB
		
	
	
	
		
			Plaintext
		
	
	
	
	
	
| // SPDX-License-Identifier: GPL-2.0
 | |
| /*
 | |
|  * Copyright (C) 2016 - 2021 Marvell International Ltd.
 | |
|  */
 | |
| 
 | |
| /*
 | |
|  * Device Tree file for Marvell Armada 8040 Development board platform
 | |
|  */
 | |
| 
 | |
| #include "armada-8040.dtsi"
 | |
| 
 | |
| / {
 | |
| 	model = "Marvell Armada 8040 DB board";
 | |
| 	compatible = "marvell,armada8040-db", "marvell,armada8040",
 | |
| 		     "marvell,armada-ap806-quad", "marvell,armada-ap806";
 | |
| 
 | |
| 	chosen {
 | |
| 		stdout-path = "serial0:115200n8";
 | |
| 	};
 | |
| 
 | |
| 	aliases {
 | |
| 		i2c0 = &cp0_i2c0;
 | |
| 		spi0 = &cp1_spi1;
 | |
| 	};
 | |
| 
 | |
| 	memory@00000000 {
 | |
| 		device_type = "memory";
 | |
| 		reg = <0x0 0x0 0x0 0x80000000>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| /* Accessible over the mini-USB CON9 connector on the main board */
 | |
| &uart0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &ap_pinctl {
 | |
| 	/* MPP Bus:
 | |
| 	 * SDIO  [0-10]
 | |
| 	 * UART0 [11,19]
 | |
| 	 */
 | |
| 		  /* 0 1 2 3 4 5 6 7 8 9 */
 | |
| 	pin-func = < 1 1 1 1 1 1 1 1 1 1
 | |
| 		     1 3 0 0 0 0 0 0 0 3 >;
 | |
| };
 | |
| 
 | |
| &ap_sdhci0 {
 | |
| 	pinctrl-names = "default";
 | |
| 	pinctrl-0 = <&ap_emmc_pins>;
 | |
| 	bus-width = <8>;
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_pinctl {
 | |
| 	/* MPP Bus:
 | |
| 	 *	[0-31]	= 0xff: Keep default CP0_shared_pins
 | |
| 	 *	[11]	CLKOUT_MPP_11 (out)
 | |
| 	 *	[23]	LINK_RD_IN_CP2CP (in)
 | |
| 	 *	[25]	CLKOUT_MPP_25 (out)
 | |
| 	 *	[29]	AVS_FB_IN_CP2CP (in)
 | |
| 	 *	[32,34]	GE_MDIO/MDC
 | |
| 	 *	[33]	GPIO: GE_INT#/push button/Wake
 | |
| 	 *	[35]	MSS_GPIO[3]: MSS_PWDN
 | |
| 	 *	[36]	MSS_GPIO[5]: MSS_VTT_EN
 | |
| 	 *	[37-38]	I2C0
 | |
| 	 *	[39]	PTP_CLK
 | |
| 	 *	[40-41]	SATA[0/1]_PRESENT_ACTIVEn
 | |
| 	 *	[42-43]	XG_MDC/XG_MDIO (XSMI)
 | |
| 	 *	[44-55]	RGMII1
 | |
| 	 *	[56-62]	SD
 | |
| 	 */
 | |
| 	/*   0    1    2    3    4    5    6    7    8    9 */
 | |
| 	pin-func = < 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0x7  0x0  0x7  0xa  0xa  0x2  0x2  0x5
 | |
| 		     0x9  0x9  0x8  0x8  0x1  0x1  0x1  0x1  0x1  0x1
 | |
| 		     0x1  0x1  0x1  0x1  0x1  0x1  0xe  0xe  0xe  0xe
 | |
| 		     0xe  0xe  0xe>;
 | |
| };
 | |
| 
 | |
| &cp0_comphy {
 | |
| 	/* Serdes Configuration:
 | |
| 	 *	Lane 0: PCIe0 (x1)
 | |
| 	 *	Lane 1: SATA0
 | |
| 	 *	Lane 2: SFI (10G)
 | |
| 	 *	Lane 3: SATA1
 | |
| 	 *	Lane 4: USB3_HOST1
 | |
| 	 *	Lane 5: PCIe2 (x1)
 | |
| 	 */
 | |
| 	phy0 {
 | |
| 		phy-type = <COMPHY_TYPE_PEX0>;
 | |
| 	};
 | |
| 	phy1 {
 | |
| 		phy-type = <COMPHY_TYPE_SATA0>;
 | |
| 	};
 | |
| 	phy2 {
 | |
| 		phy-type = <COMPHY_TYPE_SFI0>;
 | |
| 	};
 | |
| 	phy3 {
 | |
| 		phy-type = <COMPHY_TYPE_SATA1>;
 | |
| 	};
 | |
| 	phy4 {
 | |
| 		phy-type = <COMPHY_TYPE_USB3_HOST1>;
 | |
| 	};
 | |
| 	phy5 {
 | |
| 		phy-type = <COMPHY_TYPE_PEX2>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| /* CON6 on CP0 expansion */
 | |
| &cp0_pcie0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_pcie1 {
 | |
| 	status = "disabled";
 | |
| };
 | |
| 
 | |
| /* CON5 on CP0 expansion */
 | |
| &cp0_pcie2 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_i2c0 {
 | |
| 	pinctrl-names = "default";
 | |
| 	pinctrl-0 = <&cp0_i2c0_pins>;
 | |
| 	status = "okay";
 | |
| 	clock-frequency = <100000>;
 | |
| };
 | |
| 
 | |
| /* CON4 on CP0 expansion */
 | |
| &cp0_sata0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| /* CON9 on CP0 expansion */
 | |
| &cp0_usb3_0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| /* CON10 on CP0 expansion */
 | |
| &cp0_usb3_1 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_utmi0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_utmi1 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_sdhci0 {
 | |
| 	pinctrl-names = "default";
 | |
| 	pinctrl-0 = <&cp0_sdhci_pins>;
 | |
| 	bus-width = <4>;
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp1_pinctl {
 | |
| 	/* MPP Bus:
 | |
| 	 *	[0-11]	RGMII0
 | |
| 	 *	[13-16]	SPI1
 | |
| 	 *	[27,31]	GE_MDIO/MDC
 | |
| 	 *	[28]	SATA1_PRESENT_ACTIVEn
 | |
| 	 *	[29-30]	UART0
 | |
| 	 *	[32-62]	= 0xff: Keep default CP1_shared_pins
 | |
| 	 */
 | |
| 	/*   0    1    2    3    4    5    6    7    8    9 */
 | |
| 	pin-func = < 0x3  0x3  0x3  0x3  0x3  0x3  0x3  0x3  0x3  0x3
 | |
| 		     0x3  0x3  0x3  0x3  0x3  0x3  0x3  0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff 0xff 0xff 0xff 0xff 0x8  0x9  0xa
 | |
| 		     0xA  0x8  0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff 0xff
 | |
| 		     0xff 0xff 0xff>;
 | |
| };
 | |
| 
 | |
| &cp1_comphy {
 | |
| 	/* Serdes Configuration:
 | |
| 	 *	Lane 0: PCIe0 (x1)
 | |
| 	 *	Lane 1: SATA0
 | |
| 	 *	Lane 2: SFI (10G)
 | |
| 	 *	Lane 3: SATA1
 | |
| 	 *	Lane 4: PCIe1 (x1)
 | |
| 	 *	Lane 5: PCIe2 (x1)
 | |
| 	 */
 | |
| 	phy0 {
 | |
| 		phy-type = <COMPHY_TYPE_PEX0>;
 | |
| 	};
 | |
| 	phy1 {
 | |
| 		phy-type = <COMPHY_TYPE_SATA0>;
 | |
| 	};
 | |
| 	phy2 {
 | |
| 		phy-type = <COMPHY_TYPE_SFI0>;
 | |
| 	};
 | |
| 	phy3 {
 | |
| 		phy-type = <COMPHY_TYPE_SATA1>;
 | |
| 	};
 | |
| 	phy4 {
 | |
| 		phy-type = <COMPHY_TYPE_PEX1>;
 | |
| 	};
 | |
| 	phy5 {
 | |
| 		phy-type = <COMPHY_TYPE_PEX2>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| /* CON6 on CP1 expansion */
 | |
| &cp1_pcie0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp1_pcie1 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| /* CON5 on CP1 expansion */
 | |
| &cp1_pcie2 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp1_spi1 {
 | |
| 	pinctrl-names = "default";
 | |
| 	pinctrl-0 = <&cp1_spi1_pins>;
 | |
| 	status = "okay";
 | |
| 
 | |
| 	spi-flash@0 {
 | |
| 		#address-cells = <1>;
 | |
| 		#size-cells = <1>;
 | |
| 		compatible = "jedec,spi-nor";
 | |
| 		reg = <0>;
 | |
| 		spi-max-frequency = <10000000>;
 | |
| 
 | |
| 		partitions {
 | |
| 			compatible = "fixed-partitions";
 | |
| 			#address-cells = <1>;
 | |
| 			#size-cells = <1>;
 | |
| 
 | |
| 			partition@0 {
 | |
| 				label = "U-Boot";
 | |
| 				reg = <0 0x200000>;
 | |
| 			};
 | |
| 			partition@400000 {
 | |
| 				label = "Filesystem";
 | |
| 				reg = <0x200000 0xce0000>;
 | |
| 			};
 | |
| 		};
 | |
| 	};
 | |
| };
 | |
| 
 | |
| /* CON4 on CP1 expansion */
 | |
| &cp1_sata0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| /* CON9 on CP1 expansion */
 | |
| &cp1_usb3_0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| /* CON10 on CP1 expansion */
 | |
| &cp1_usb3_1 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp1_utmi0 {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_mdio {
 | |
| 	status = "okay";
 | |
| 	phy1: ethernet-phy@1 {
 | |
| 		reg = <1>;
 | |
| 	};
 | |
| };
 | |
| 
 | |
| &cp0_ethernet {
 | |
| 	status = "okay";
 | |
| };
 | |
| 
 | |
| &cp0_eth2 {
 | |
| 	status = "okay";
 | |
| 	phy = <&phy1>;
 | |
| 	phy-mode = "rgmii-id";
 | |
| };
 |